### Galvanic isolated octal high-side smart power solid state-relay #### **Features** - V<sub>CC(AMR)</sub> = 45 V - Process side op. range V<sub>CC</sub> = 10.5 to 36 V - $R_{DS(on)} = 0.12 \Omega$ per channel (TYP) - Fast demagnetization of inductive loads V<sub>DEMAG(TYP)</sub> = V<sub>CC</sub> 50 V - Per channel process side op. current: I<sub>OUT</sub> < 0.7 A</li> - Very low process and logic sides supply current - Under-voltage shut down with auto restart and hysteresis - Logic side 5 V and 3.3 V TTL/CMOS and MCU compatible I/Os - · Common output enable/disable pin - Reset function for IC outputs disable - High common mode transient immunity - Short circuit protection on output channels: I<sub>LIM(MIN)</sub> = 0.7 A - Per channel over-temperature protection with thermal independence of separate channels - · Case over-temperature protection - ESD protection - Over-voltage protection (V<sub>CC</sub> clamping) - Loss of GND<sub>CC</sub> and V<sub>CC</sub> protection - Common fault open-drain diagnostic - Designed to meet IEC 61000-4-2, IEC 61000-4-4, IEC 61000-4-5 and IEC 61000-4-8 - UL1577 and UL508 certified - Safety Limits as per VDE0884-11 ### **Applications** - Programmable logic control - Industrial PC peripheral input/output - Numerical control machines - Drivers for all types of loads (resistive, capacitive, inductive) #### **Product status link** ISO8200BQ #### Product label #### **Description** The ISO8200BQ is a galvanic isolated 8-channel driver featuring a very low supply current. It contains 2 independent galvanic isolated voltage domains ( $V_{CC}$ for the power stage and $V_{DD}$ for the digital stage). The IC is intended to drive any kind of load with one side connected to ground. Active channel current limitation (OVL) combined with thermal shutdown (OVT) and automatic restart (independent for each channel), protects the device against overload and short-circuit. Built-in thermal shutdown protects each channel from over-temperature and overload: each overheated channel automatically turns OFF after its junction temperature triggers the protection threshold ( $T_{JSD}$ ). The channel turns back ON if its junction temperature decreases lower than restart threshold ( $T_{JR}$ ). An additional case temperature sensor protects the whole chip against over-temperature (OVC event): if the case temperature triggers the $T_{CSD}$ threshold then overloaded channels are turned OFF and restart only when case temperature decreased down to the reset threshold ( $T_{CR}$ ). Non overloaded channels continue to operate normally. Other embedded functions are loss of ground protection, $V_{CC}$ and $V_{DD}$ UVLOs (with hysteresis), reset function for immediate power output shutdown and watchdog. An internal circuit provides an OR-wired not latched OVT that is reported on the common FAULT indicator pin. FAULT is an open drain, active low, fault indication pin. The Synchronous Control Mode (by driving $\overline{\text{SYNC}}$ and $\overline{\text{LOAD}}$ pins independently) is used to reduce the jittering of the outputs and to drive at the same time the outputs of different devices. DS10781 - Rev 10 page 2/43 # 1 Block diagram Figure 1. Block diagram DS10781 - Rev 10 page 3/43 ## 2 Pin connection Figure 2. Pin connection (top through view) DS10781 - Rev 10 page 4/43 Table 1. Pin description | Pin | Name | Description | | |-------------------------|-------------------------|-------------------------------------------------------------------------------------|--| | 1 | GND <sub>DD</sub> | Input logic ground, negative logic supply | | | 2 | NC | Not connected | | | 3 | GND <sub>CC</sub> | Output (process side) power ground | | | 4 | OUTO | | | | 5 | OUT8 | Channel 8 power output <sup>(1)</sup> | | | 6 | OUT7 | Channel 7 power output <sup>(1)</sup> | | | 7 | 0017 | Channel 7 power output | | | 8 | OUT6 | Channel 6 power output <sup>(1)</sup> | | | 9 | 0010 | Charmer o power output | | | 10 | OUT5 | Channel 5 power output <sup>(1)</sup> | | | 11 | 0013 | Chainer 3 power output | | | 12 | OUT4 | Channel 4 power output <sup>(1)</sup> | | | 13 | | Onamici 4 power output | | | 14 | OUT3 | Channel 3 power output <sup>(1)</sup> | | | 15 | | onalino o ponoi oalpat | | | 16 | OUT2 | Channel 2 power output <sup>(1)</sup> | | | 17 | | | | | 18 | OUT1 | Channel 1 power output <sup>(1)</sup> | | | 19 | | | | | 20 | V <sub>DD</sub> | Positive Control Logic Stage supply | | | 21 | OUT_EN | Output enable | | | 22 | SYNC | Input-to-output synchronization signal, active low | | | 23 | LOAD | Load input data signal, active low | | | 24 | IN1 | Channel 1 input | | | 25 | IN2 | Channel 2 input | | | 26 | IN3 | Channel 3 input | | | 27 | IN4 | Channel 4 input | | | 28 | IN5 | Channel 5 input | | | 29 | IN6 | Channel 6 input | | | 30 | IN7 | Channel 7 input | | | 31 | IN8 | Channel 8 input | | | 32 | FAULT | Common fault indication, active low | | | TAB(V <sub>CC</sub> ) | $V_{CC}$ | Exposed tab internally connected to V <sub>CC</sub> , positive power supply voltage | | | TAB(GND <sub>CC</sub> ) | TAB(GND <sub>CC</sub> ) | exposed tab to be connected to GND <sub>CC</sub> (= ground of Process Stage) | | <sup>1.</sup> Connect the two pins on the same net of the application board DS10781 - Rev 10 page 5/43 # Absolute maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Min. | Max. | Unit | |-------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------|------| | V <sub>CC</sub> | Process Stage supply voltage | -0.3 | +45 | V | | $V_{DD}$ | Control Logic Stage supply voltage | -0.3 | +6 | ٧ | | V <sub>IN</sub> | DC input pins voltage (IN <sub>X</sub> , $\overline{\text{LOAD}}$ , $\overline{\text{SYNC}}$ and OUT_EN) | -0.3 | +6 | V | | V <sub>FAULT</sub> | FAULT pin voltage | -0.3 | +6 | V | | $I_{GND_{DD}}$ | DC digital ground reverse current | | -25 | mA | | I <sub>OUT</sub> | Channel output current (continuous) | | Internally limited | Α | | I <sub>GND<sub>CC</sub></sub> | DC power ground reverse current | | -250 | mA | | I <sub>RX</sub> | Reverse output current (from $OUT_X$ pins to $V_{CC}$ ) | | -5 <sup>(1)</sup> | Α | | I <sub>IN</sub> | DC input pins current (IN <sub>X</sub> , <del>LOAD</del> , <del>SYNC</del> and OUT_EN) | -10 | + 10 | mA | | I <sub>FAULT</sub> | FAULT pin current | -10 | + 10 | mA | | V <sub>ESD</sub> | Electrostatic discharge with human body model<br>(R = $1.5 \text{ k}\Omega$ ; C = $100 \text{ pF}$ ) | | 2000 | V | | Eas | Single pulse avalanche energy per channel not simultaneously @ $T_{amb}$ = 125 °C, $I_{OUT}$ = 0.5 A | | 1.8 | J | | LAS | Single pulse avalanche energy per channel, all channels driven simultaneously @T <sub>amb</sub> = 125 °C, I <sub>OUT</sub> = 0.5 A | | 0.35 | J | | P <sub>TOT</sub> | Power dissipation at T <sub>c</sub> = 25 °C | | Internally limited (2) | W | | TJ | Junction operating temperature | | Internally limited <sup>(2)</sup> | °C | | T <sub>STG</sub> | Storage temperature | | -55 to 150 | °C | <sup>1.</sup> this value is intended with each couple of $\operatorname{OUT}_X$ pins shorted on the application board DS10781 - Rev 10 page 6/43 <sup>2.</sup> Protection functions are intended to avoid IC damage in fault conditions and are not intended for continuous operation. Continuous or repetitive operations of protection functions may reduce the IC lifetime. ## 4 Thermal data Table 3. Thermal data | Symbol | Parameter | Max. value | Unit | |-----------------------|-----------------------------------------------------|-------------------|------| | R <sub>thj-case</sub> | Thermal resistance, junction-case <sup>(1)</sup> | 2 | °C/W | | R <sub>thj-amb</sub> | Thermal resistance, junction-ambient <sup>(2)</sup> | 15 <sup>(3)</sup> | °C/W | - 1. For each channel. - 2. TFQFPN32 mounted on the product evaluation board (FR4, 4 layers, 8 cm<sup>2</sup> for each layer, copper thickness 35 mm). - 3. Maximum power dissipation = 4.3W (@ $T_{amb}$ = 85°C, $T_{J}$ < 150°C) DS10781 - Rev 10 page 7/43 ## 5 Electrical characteristics (10.5 V < V $_{CC}$ < 36 V; -40 $^{\circ}C$ < T $_{J}$ < 125 $^{\circ}C,$ unless otherwise specified) **Table 4. Power section** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |------------------------|--------------------------------------------------|--------------------------------------------------------------------|------|------|------|------| | V <sub>CC(THON)</sub> | V <sub>CC</sub> under-voltage turn-ON threshold | V <sub>DD</sub> = 3.3 V, V <sub>CC</sub> increasing | | 9.5 | 10.5 | V | | V <sub>CC(THOFF)</sub> | V <sub>CC</sub> under-voltage turn-OFF threshold | V <sub>DD</sub> = 3.3 V, V <sub>CC</sub> decreasing | 8 | 9 | | V | | V <sub>CC(HYS)</sub> | V <sub>CC</sub> under-voltage hysteresis | | 0.25 | 0.5 | | V | | V <sub>CCclamp</sub> | Clamp on V <sub>CC</sub> pin | I <sub>clamp</sub> = 20 mA | 45 | 50 | 52 | V | | Р | On-state resistance (see Figure 3) | I <sub>OUT</sub> = 0.5 A, T <sub>J</sub> = 25 °C | | | | | | R <sub>DS(on)</sub> | | I <sub>OUT</sub> = 0.5 A T <sub>J</sub> = 125 °C | | 0.12 | 0.24 | Ω | | R <sub>PD</sub> | Output pull-down resistor | | | 210 | | kΩ | | | D | All channels in OFF-state, V <sub>CC</sub> = 36 V | | 5 | | 4 | | Icc | Power supply current | All channels in ON-state, V <sub>CC</sub> = 36 V | | 9 | | mA | | I <sub>LGND</sub> | Ground disconnection output current | V <sub>CC</sub> = V <sub>GND</sub> = 0 V, V <sub>OUT</sub> = -24 V | | | 500 | μA | | V <sub>OUT(OFF)</sub> | OFF-state output voltage | Channel OFF and I <sub>OUT</sub> = 0 A | | | 1 | V | | I <sub>OUT(OFF)</sub> | OFF-state output current | Channel OFF and V <sub>OUT</sub> = 0 V | | | 5 | μA | Table 5. Digital supply voltage | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------------|---------------------------------------------------------------------|------|------|------|------| | $V_{DD}$ | Operating voltage | | 2.75 | | 5.5 | V | | V <sub>DD(THON)</sub> | V <sub>DD</sub> under-voltage turn-ON threshold | V <sub>CC</sub> = 24 V, V <sub>DD</sub> increasing | 2.55 | | 2.75 | V | | V <sub>DD(THON)</sub> | V <sub>DD</sub> under-voltage turn-OFF threshold | V <sub>CC</sub> = 24 V, V <sub>DD</sub> decreasing | 2.45 | | 2.65 | V | | V <sub>DD(HYS)</sub> | V <sub>DD</sub> under-voltage hysteresis | | 0.04 | 0.1 | | V | | | | V <sub>DD</sub> = 5 V and input channel with a steady logic level | | 4.5 | 6 | mA | | I <sub>DD</sub> | I <sub>DD</sub> supply current | V <sub>DD</sub> = 3.3 V and input channel with a steady logic level | | 4.4 | 5.9 | mA | DS10781 - Rev 10 page 8/43 Table 6. Diagnostic pin and output protection function | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------------|--------------------------------------------------|---------------------|---------------------|---------------------|------| | V <sub>FAULT</sub> | FAULT pin open-drain voltage output low | I <sub>FAULT</sub> = 10 mA | | | 0.4 | V | | I <sub>LFAULT</sub> | FAULT output leakage current | V <sub>FAULT</sub> = 5 V | | | 1 | μA | | I <sub>PEAK</sub> | Maximum DC output current before limitation | V - 24 V | | 1.6 | | Α | | I <sub>LIM</sub> | Short-circuit current limitation | $V_{CC} = 24 \text{ V}$ $R_{LOAD} = 0 \Omega$ | 0.7 | 1.3 | 1.9 | Α | | H <sub>yst</sub> | I <sub>LIM</sub> tracking limits | INLOAD - 0 12 | | 0.3 | | Α | | T <sub>JSD</sub> | Junction shutdown temperature | | 150 | 170 | | °C | | T <sub>J R</sub> | Junction reset temperature | | | 150 | | °C | | T <sub>HIST</sub> | Junction thermal hysteresis | | | 20 | | °C | | T <sub>CSD</sub> | Case shutdown temperature | | 115 | 130 | 145 | °C | | T <sub>CR</sub> | Case reset temperature | | | 110 | | °C | | T <sub>CHYST</sub> | Case thermal hysteresis | | | 20 | | °C | | V <sub>DEMAG</sub> | Output voltage at turn-OFF | $I_{OUT} = 0.5 A$<br>$I_{LOAD} > = 1 \text{ mH}$ | V <sub>CC</sub> -45 | V <sub>CC</sub> -50 | V <sub>CC</sub> -52 | V | Table 7. Power switching characteristics (V<sub>CC</sub> = 24 V; R<sub>LOAD</sub> = 48 $\Omega$ ; -40 °C < T<sub>J</sub> < 125 °C) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------|--------------------------|------|------|------|------| | dV/dt(ON) | Turn-ON voltage slope | (222 5) | | 5.6 | | V/µs | | t <sub>r</sub> | Rise time | | | 5 | | μs | | dV/dt(OFF) | Turn-OFF voltage slope | (see Figure 4) | | 2.81 | | V/µs | | t <sub>f</sub> | Fall time | | | 5 | | μs | | t <sub>d</sub> (ON) | Turn-ON delay time | (and Figure F. Figure 6) | | 17 | 22 | μs | | t <sub>d</sub> (OFF) | Turn-OFF delay time (1) | (see Figure 5, Figure 6) | | 22 | 40 | μs | DS10781 - Rev 10 page 9/43 Figure 3. R<sub>DS(on)</sub> measurement DS10781 - Rev 10 page 10/43 Figure 5. td(ON)-td(OFF) synchronous mode DS10781 - Rev 10 page 11/43 ### Table 8. Logic input and output | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|------|-----------------------|------| | V <sub>IL</sub> | Logic input pin low level voltage (IN <sub>X</sub> , OUT_EN, $\overline{\text{LOAD}}$ , $\overline{\text{SYNC}}$ ) | | -0.3 | | 0.3 x V <sub>DD</sub> | V | | V <sub>IH</sub> | Logic input pin high level voltage (IN <sub>X</sub> , OUT_EN, $\overline{\text{LOAD}}$ , $\overline{\text{SYNC}}$ ) | | 0.7 x V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | V <sub>I(HYST)</sub> | $\label{eq:logic_input_hysteresis} \mbox{Logic input hysteresis voltage (IN_X, OUT\_EN, $\overline{LOAD}$, $\overline{SYNC}$)}$ | V <sub>DD</sub> = 5 V | | 100 | | mV | | I <sub>IN</sub> | Logic input pin current (IN <sub>X</sub> , OUT_EN, $\overline{\text{LOAD}}$ , $\overline{\text{SYNC}}$ ) | V <sub>IN</sub> = 5 V | 10 | | | μA | Table 9. Parallel interface timings (V<sub>DD</sub> = 5 V; V<sub>CC</sub> = 24 V; -40 °C < T<sub>J</sub> < 125 °C) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------------|----------------------------|--------------------------------------------------------------------------------|------|------|------|------| | t <sub>dis(SYNC)</sub> | SYNC disable time | Sync. control mode | 10 | | | μs | | t <sub>dis(DCM)</sub> | SYNC, LOAD disable time | Direct control mode | 80 | | | ns | | t <sub>w(SYNC)</sub> | SYNC negative pulse width | Sync. control mode | 20 | | 195 | μs | | t <sub>su(LOAD)</sub> | LOAD setup time | Sync. control mode | 80 | | | ns | | t <sub>h(LOAD)</sub> | LOAD hold time | Sync. control mode | 400 | | | ns | | t <sub>w(LOAD)</sub> | LOAD pulse width | Sync. control mode | 240 | | | ns | | t <sub>su(IN)</sub> | Input setup time | | 80 | | | ns | | t <sub>h(IN)</sub> | Input hold time | | 10 | | | ns | | t mn | Input pulso width | Sync. control mode | 160 | | | ns | | t <sub>w(IN)</sub> | Input pulse width | Direct control mode | 20 | | | μs | | t <sub>INLD</sub> | IN to <del>LOAD</del> time | Direct control mode from IN variation to $\overline{\text{LOAD}}$ falling edge | 80 | | | ns | | t <sub>LDIN</sub> | LOAD to IN time | Direct control mode from $\overline{\text{LOAD}}$ falling edge to IN variation | 400 | | | ns | | t <sub>w(OUT_EN)</sub> | OUT_EN pulse width | (aga Figura 9 Figura 0) | 150 | | | ns | | t <sub>p(OUT_EN)</sub> | OUT_EN propagation delay | (see Figure 8, Figure 9) | | 22 | 40 | μs | | t <sub>jitter(SCM)</sub> | litter or single about 1 | Sync. mode | | | 6 | | | t <sub>jitter(DCM)</sub> | Jitter on single channel | Direct mode | | | 20 | μs | Table 10. Internal communication timings (V<sub>DD</sub> = 5 V; V<sub>CC</sub> = 24 V; -40 °C < T<sub>J</sub> < 125 °C) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|--------------------------|-----------------|------|------|------|------| | f <sub>refresh</sub> | Refresh delay | | | 15 | | kHz | | t <sub>WM</sub> | Power side watchdog time | | 272 | 320 | 400 | μs | DS10781 - Rev 10 page 12/43 **Electrical** characteristics Table 11. Insulation and safety-related specifications | Symbol | Parameter | Test conditions | | Unit | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|------| | CLR <sup>(1)</sup> | Clearance (minimum external air gap) Measured from input terminals to output terminals, the shortest distance through air | | 3.3 | mm | | | | Measured from input terminals to output terminals, the shortest distance path analog body | 3.3 | mm | | Comparative tracking index (tracking resistance) | | DIN IEC 112/VDE 0303 part 1 | ≥ 600 | V | | | Isolation group | Material group (DIN VDE 0110, 1/89), table 1 | ı | - | - 1. Creepage and clearance requirements should be applied according to the specific equipment isolation standard of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the PCB do not reduce this distance. - 2. When high voltage is applied across the isolator, electric discharges on or close to the surface of the package, can cause localized deterioration in the mold compound, resulting in a partially conducting path from one side of the isolator to the other. This phenomenon is called tracking. The ability of a material to withstand tracking is quantified by a comparative tracking index (CTI). Using a mold compound with a higher CTI allows the use of smaller packages and saves board space. Table 12. Insulation characteristics | Symbol | Parameter | Test condition | Value | Unit | | | | | |-----------------------|----------------------------------|-------------------------------------------------------------------------|-----------|-------------------------------------|--|--|--|--| | In accorda | In accordance with IEC 60747-17 | | | | | | | | | ., | | Method a, type test,<br>tm = 10 s<br>partial discharge < 5 pC | 1500 | V <sub>PEAK</sub> | | | | | | V <sub>PR</sub> | Input-to-output test voltage | Method b, 100% production test,<br>tm = 1 s<br>partial discharge < 5 pC | 1758 | V <sub>PEAK</sub> | | | | | | V <sub>IOTM</sub> | Transient over-voltage | Type test; t <sub>ini</sub> = 60 s | 4245 | V <sub>PEAK</sub> | | | | | | V <sub>IOSM</sub> | Maximum surge insulation voltage | Type test | 4245 | V <sub>PEAK</sub> | | | | | | R <sub>IO</sub> | Insulation resistance | Type test<br>V <sub>IO</sub> = 500 V, T <sub>STG</sub> = 60 s | >109 | Ω | | | | | | UL1577 | | | | | | | | | | V <sub>ISO</sub> | Insulation withstand voltage | 1 min. type test | 2500/3536 | V <sub>RMS</sub> /V <sub>PEAK</sub> | | | | | | V <sub>ISO</sub> test | Insulation withstand test | 1 s 100% production | 3000/4245 | V <sub>RMS</sub> /V <sub>PEAK</sub> | | | | | Table 13. Safety limits | Symbol | Parameter | Test conditions | Value | Unit | | | | |-----------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------|-------|------|--|--|--| | Input safety, Logic side | | | | | | | | | T <sub>SI</sub> | Safety temperature of Logic side | - | 150 | °C | | | | | P <sub>SI</sub> | Safety power of Logic side <sup>(1)</sup> | $V_{DD} \le 6.0 \text{ V}, V_{LOGIC(x)} \le 6.0 \text{ V}, I_{LOGIC(x)} \le 10 \text{ mA}, T_J \le T_{SI}$ | 0.9 | W | | | | | Output safety, Process side | | | | | | | | | T <sub>SO</sub> | Safety temperature of Process side | - | 150 | °C | | | | | P <sub>SO</sub> | Safety power of Process side <sup>(1)</sup> | $V_{CC} \le 36 \text{ V}, I_{OUT(x)} \le 1.5 \text{ A}, T_{J} \le T_{SO}$ | 4.5 | W | | | | <sup>1.</sup> The above limits are measured according to VDE 0884-11. Respecting the above limits prevents potential damage to the isolation barrier upon failure on logic or process side circuitry. The user should apply these values to protect the IC and ensure the safety of the embedded isolation barrier. LOGIC(x) stands for any pin on the logic side; OUT(x) stands for any of the 8 output pins on the process side. page 13/43 ### 6 Functional description #### 6.1 Parallel interface Smart parallel interface built-in ISO8200BQ offers three interfacing signals easily managed by a micro-controller. The LOAD signal enables the input buffer storing the value of the channel inputs. The SYNC signal copies the input buffer value into the transmission buffer and manages the synchronization between low voltage side and the channel outputs on the isolated side. The OUT\_EN signal enables the channel outputs. An internal refresh signal updates the configuration of the channel outputs with a $f_{refresh}$ frequency. This signal can be disabled forcing low the $\overline{SYNC}$ input when $\overline{LOAD}$ is high. SYNC and LOAD pins can be in direct control mode (DCM) or synchronous control mode (SCM). #### 6.1.1 Input signals (IN1 to IN8) Inputs from IN1 to IN8 are the driving signals of the corresponding OUT1 to OUT8 outputs. Data are direct loaded on related outputs if $\overline{\text{SYNC}}$ and $\overline{\text{LOAD}}$ inputs are low (DCM operation) or stored into input buffer when $\overline{\text{LOAD}}$ is low and $\overline{\text{SYNC}}$ is high. #### 6.1.2 Load input data (LOAD) The input is active low; it stores the data from IN1 to IN8 into the input buffer. #### 6.1.3 Output synchronization (SYNC) The input is active low; it enables the ISO8200BQ transmission buffer loading input buffer data and manages the transmission between the two isolated sides of the device. DS10781 - Rev 10 page 14/43 #### 6.1.4 Watchdog The IC is composed by two chips (Logic Stage and Process Stage) supplied by two independent and galvanic isolated sources ( $V_{DD}/GND_{DD}$ and $V_{CC}/GND_{CC}$ pins, respectively). The IC provides a watchdog function in order to guarantee a safe condition for the Process Stage when $V_{DD}$ (or $GND_{DD}$ ) supply voltage is missing. If the Logic Stage does not update the output status within $t_{WD}$ , all the outputs of the Process Stage are disabled until a new update request is received. The Logic Stage chip periodically sends a refresh signal to the Process Stage chip. The refresh signal is also considered a valid update signal to reset the timeout counter on the Process Stage, so the isolated side watchdog does not protect the system from a failure of the host controller (e.g., MCU freezing). Figure 7. Watchdog behavior #### 6.1.5 Output enable (OUT\_EN) This pin provides a fast way to disable all outputs simultaneously. When the OUT\_EN pin is driven low the outputs are disabled. To enable the output stage, the OUT\_EN pin has to be raised. This timing execution is compatible with an external reset push, safety requirement, and allows, in a PLC system, the micro-controller polling to obtain all internal information during a reset procedure. DS10781 - Rev 10 page 15/43 #### 6.2 **Direct control mode (DCM)** When SYNC and LOAD inputs are driven by the same signal, the device operates in direct control mode (DCM). In DCM the SYNC/ LOAD signal operates as an active low input enable: - when the signal is high, the current output configuration is kept regardless the input values - when the signal is low, each channel input directly drives the respective output This operation mode can also be set shorting both signals to the digital ground; in this case the channel outputs are always directly driven by the inputs except when OUT\_EN is low (outputs disabled). SYNC/ LOAD OUT\_EN Device behavior Don't care Low (1) The outputs are disabled (turned off) High High The outputs are left unchanged Low High The channel inputs drive the outputs Table 14. Interface signal operation in direct control mode <sup>1.</sup> The outputs are turned off on OUT EN falling edge and they are kept disabled as long as it is low. DS10781 - Rev 10 page 16/43 Figure 11. Direct control mode time diagram ### 6.3 Synchronous control mode (SCM) When $\overline{\text{SYNC}}$ and $\overline{\text{LOAD}}$ inputs are independently driven, the device can operate in synchronous control mode (SCM). The SCM is used to reduce the jittering of the outputs and to drive all outputs of different devices at the same time. In SCM the $\overline{\text{LOAD}}$ signal is forced low to update the input buffer while the $\overline{\text{SYNC}}$ signal is high. The $\overline{\text{LOAD}}$ signal is raised and the $\overline{\text{SYNC}}$ one is forced low for at least $t_{\text{SYNC}(SCM)}$ . During this period, the internal refresh is disabled and any pending transmission between the low voltage and the isolated side is completed. When the $\overline{\text{SYNC}}$ signal is raised the channel output configuration is changed according to the one stored in the input. If the t<sub>SYNC(SCM)</sub> limit is met, the maximum jitter of the channel outputs is t<sub>jitter</sub>(SCM). If more devices share the same $\overline{\text{SYNC}}$ signal, all device outputs change simultaneously with a maximum jitter related to maximum delay and maximum jitter for single device. DS10781 - Rev 10 page 17/43 | Table 45 Interface of | anal aparation in a | ynchronous control mode | |------------------------|---------------------|-------------------------| | Table 15. Illellace Si | gnai operation in S | ynchronous control mode | | LOAD | SYNC | OUT_EN | Device behavior | |------------|-------------|---------|----------------------------------------------------------------------------------------------------------------| | Don't care | Don't care | Low (1) | The outputs are disabled (turned off) | | High | High | High | The outputs are left unchanged | | Low | High | High | The input buffer is enabled, the outputs are left unchanged | | High | Low | High | The internal refresh signal is disabled, the transmission buffer is updated and the outputs are left unchanged | | High | Rising edge | High | The outputs are updated according to the current transmission buffer value | | Low | Low | High | Should be avoided (DCM operation only) | <sup>1.</sup> The outputs are turned off on OUT\_EN falling edge and they are kept disabled as long as it is low. **V**DD MCU IC **V**DD $\mathbf{V}_{DD}$ OUT\_EN **SYNC LOAD** IN1 IN2 IN3 IN4 GPIO -IN5 IN6 IN7 IN8 **♥ V**DD R **FAULT** GND [ $\mathbf{GND}\mathbf{DD}$ Figure 12. Synchronous control mode IC configuration DS10781 - Rev 10 page 18/43 Figure 13. Synchronous control mode time diagram Figure 14. Multiple device synchronous control mode DS10781 - Rev 10 page 19/43 #### 6.3.1 OUT\_EN behavior in Synchronous Control Mode In SCM the OUT\_EN signal acts as a reset for the internal data register driving the output switches. When the OUT\_EN pin is driven low for at least $t_{w(OUT\_EN)}$ (see Figure 15), all the eight outputs are disabled. OUT\_X remains low even if OUT\_EN is raised with IN\_X already high: a new transition of $\overline{LOAD}$ and $\overline{SYNC}$ is required (see Figure 13). Figure 15. OUT\_EN behavior in Synchronous Control Mode, time diagram #### 6.4 Fault indication The FAULT pin is an active low open-drain output indicating fault conditions. This pin is active when at least one of the following conditions occurs: - Junction over-temperature of one or more channels (T<sub>J</sub> > T<sub>TJSD</sub>) or case shut-down protection (T<sub>C</sub> > T<sub>CSD</sub>) is active - Communication error The communication error is intended as an internal data corruption event in the data transfer through isolation. In case of communication error the outputs are initially kept in the previous status and then reset (turned off) at the first communication error during data transfer of the refresh signal. DS10781 - Rev 10 page 20/43 ### 6.4.1 Junction over-temperature and case over-temperature The thermal status of the device is updated during each transmission sequence between the two isolated sides. In SCM operation, when the $\overline{\text{LOAD}}$ signal is high and the $\overline{\text{SYNC}}$ one is low, the communication is disabled. In this case the thermal status of the device cannot be updated and the $\overline{\text{FAULT}}$ indication can be different from the current status. In any case, the thermal protection of the output channel in the Process Stage is always operative. Figure 16. Thermal status update (DCM) #### 6.5 Truth table DS10781 - Rev 10 page 21/43 #### Table 16. Truth table x = maintain the previous condition | Condition | Input IN <sub>x</sub> | OUT <sub>x</sub> | FAULT | |--------------------------------------------------------|-----------------------|------------------|-------------------------------| | Normal operation | Н | ON | II (not active) | | Normal operation | L | OFF | H (not active) | | Thermal Junction (T <sub>JX</sub> > T <sub>JSD</sub> ) | Н | OFF | L (active) | | memai sunction (TJX > TJSD) | L | OFF | H (not active) | | Thermal Case $T_C > T_{CSD}$ | See Figur | re 24 | H (not active) <sup>(1)</sup> | | V <sub>CC</sub> UVLO FAULT | L | OFF | X | | VCC OVEOTABLI | Н | OFF | ^ | | V <sub>DD</sub> UVLO<br>(Watchdog) | Х | OFF | H (not active) | | Internal communication error | Х | Х | L (active) | Usually, the thermal case is consequence of thermal junction event latching the FAULT pin low until the thermal junction event resets. If the thermal case is triggered without any thermal junction event (for example in case of very high ambient temperature) then the FAULT pin is not activated DS10781 - Rev 10 page 22/43 ### 7 Power section ### 7.1 Current limitation The current limitation process is active when the current sense connected on the output stage measures a current value, which is higher than a fixed threshold. When this condition is verified the gate voltage is modulated to avoid the increase of the output current over the limitation value. The following figures show typical output current waveforms with different load conditions. Figure 19. Switching on bulb lamp Figure 20. Switching on light inductive load Vouth Vouth VFAULT DS10781 - Rev 10 page 23/43 #### 7.2 Thermal protection The device is protected against overheating in case of overload conditions. During the driving period, if the output is overloaded, the device suffers two different thermal stresses, the former related to the junction, and the latter related to the case. The two faults have different trigger thresholds: the junction protection threshold $(T_{JSD})$ is higher than the case protection one $(T_{CSD})$ . Generally, the first protection that is activated in thermal stress conditions is the junction thermal shutdown. The output is turned off when the temperature is higher than the related threshold and turned back on when it goes below the reset threshold $(T_{JR})$ . This behavior continues until the fault on the output is present. If the thermal protection is active and the temperature of the package increases over the fixed case protection threshold, the case protection is activated and the output is switched off and back on when the junction temperature of each channel in fault and case temperature is below the respective reset thresholds. Figure 24 shows the thermal protection behavior, while Figure 25 and Figure 26, reports typical temperature trends and output vs. input state. Figure 24. Thermal protection flowchart DS10781 - Rev 10 page 24/43 Figure 25. Thermal protection and fault behavior ( $T_{\mbox{\scriptsize JSD}}$ triggered before $T_{\mbox{\scriptsize CSD}}$ ) DS10781 - Rev 10 page 25/43 ### 8 Reverse polarity protection Reverse polarity protection can be implemented on board using two different solutions (or both, which is recommended): - 1. Placing a resistor (R<sub>GND</sub>) between IC GND pin and load GND - 2. Placing a diode in parallel to a resistor between IC GND pin and load GND If option 1 is selected, the minimum resistance value must be selected according to the following equation: $$R_{GND} \ge \frac{V_{CC}}{I_{GND_{CC}}} \tag{1}$$ where $I_{GND_{CC}}$ is the DC reverse ground pin current and can be found in Table 2. The power dissipated by R<sub>GND</sub> during reverse polarity is: $$P_D = \frac{\left(V_{CC}\right)^2}{R_{GND}} \tag{2}$$ If option 2 is selected, the diode has to be chosen by taking into account $V_{RRM} > |V_{CC}|$ and its power dissipation capability: $$P_D \ge I_S \times V_F \tag{3}$$ Note: In normal operation (no reverse polarity), there is a voltage drop ( $\Delta V$ ) between GND of the device and GND of the system. Using option 1, $\Delta V$ = Rgnd \* Icc. Using option 2, $\Delta V$ = VF@(IF). Figure 27. Reverse polarity protection Note: Input(i) is intended as any input pin on logic side. This schematic can be used with any type of load. DS10781 - Rev 10 page 26/43 ## 9 Reverse polarity on V<sub>DD</sub> The reverse polarity on $V_{DD}$ can be implemented on board by placing a diode between the $GND_{DD}$ pin and GND digital ground. The diode must be chosen by taking into account $V_{RRM} > |V_{DD}|$ and its power dissipation capability: $$P_D \ge I_{DD} \times V_F \tag{4}$$ Note: In normal operation (no reverse polarity), due to the diode, there is a voltage drop ( $\Delta V = VF@(Idd)$ ) between $GND_{DD}$ of the device and digital ground of the system. In order to guarantee to proper triggering of the input signal, $\Delta V(max.)$ must result lower than $V_{IH(MIN)}$ . +Vdd +Vcc Inputi GNDdd GNDcc RGND Diode Figure 28. Reverse polarity protection on V<sub>DD</sub> Note: Input(i) is intended as any input pin on logic side. DS10781 - Rev 10 page 27/43 ## 10 Demagnetization energy Figure 29. Single pulse demagnetization energy vs. load current, typical values T<sub>amb</sub>= 125 °C Figure 29 shows the single pulse (not repetitive) demagnetization capability per channel, according to the channels switched simultaneously Figure 30. Single pulse inductive load capability vs. load current, typical values T<sub>amb</sub>= 125 °C Figure 30 shows the single pulse (not repetitive) inductive load capability per channel, according to the channels switched simultaneously DS10781 - Rev 10 page 28/43 ### 11 Conventions ### 11.1 Supply voltage and power output conventions Figure below shows the convention used in this paper for voltage and current usage. IDD Icc **IFAULT** +V<sub>DD</sub> +Vcc FAULT IINX INX<sup>(1)</sup> ILOAD Ιουτχ **LOAD** OUTX<sup>(1)</sup> [ $V_{DD}$ Vcc Isync VFAULT **SYNC** VINX IOUT\_EN Voutx VLOAD OUT\_EN VSYNC $\mathsf{GND}_\mathsf{cc}$ GNDdd Vout\_en (1): X = 1,...,8 Figure 31. Supply voltage and power output conventions DS10781 - Rev 10 page 29/43 ## 12 Thermal information ## 12.1 Thermal impedance Figure 32. Simplified thermal model DS10781 - Rev 10 page 30/43 ## 13 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. ### 13.1 TFQFPN32 package information Figure 33. TFQFPN32 package outline DS10781 - Rev 10 page 31/43 Figure 34. TFQFPN32 package detail outline Section A-A not in scale Figure 35. TFQFPN32 suggested footprint (measured in mm) DS10781 - Rev 10 page 32/43 Table 17. TFQFPN32 package mechanical data | Dim | mm | | | | | |-------------------|-------|----------|-------|--|--| | Dim. | Min. | Тур. | Max. | | | | А | 0.95 | 1.00 | 1.05 | | | | A1 | 0 | - | 0.05 | | | | A2 | - | 0.20 REF | - | | | | b <sup>(1)</sup> | 0.20 | 0.25 | 0.30 | | | | b1 <sup>(1)</sup> | 0.25 | 0.30 | 0.35 | | | | D | 10.90 | 11.0 | 11.10 | | | | E <sup>(1)</sup> | 8.90 | 9.00 | 9.10 | | | | D2 | 4.30 | 4.40 | 4.50 | | | | E2 | 6.70 | 6.80 | 6.90 | | | | D3 | 1.40 | 1.50 | 1.60 | | | | E3 | 3.20 | 3.30 | 3.40 | | | | D4 | 1.13 | 1.23 | 1.33 | | | | E4 | 1.00 | 1.10 | 1.20 | | | | е | - | 0.65 | - | | | | e2 | - | 0.40 | - | | | | e3 | - | 1.05 | - | | | | e4 | - | 3.15 | - | | | | e5 | - | 4.85 | - | | | | k | 0 | 0.30 | - | | | | z1 | - | 0.80 | - | | | | z2 | - | 4.07 | - | | | | z3 | - | 3.80 | - | | | | z4 | - | 1.10 | - | | | | z5 | - | 1.15 | - | | | | z6 | - | 2.85 | - | | | | L <sup>(1)</sup> | 0.45 | 0.50 | 0.55 | | | <sup>1.</sup> Dimensions "b" and "L" are measured on terminal plating surface. DS10781 - Rev 10 page 33/43 Table 18. Tolerance of form and position | Symbol | Tolerance of<br>form and<br>position | Definition | Notes | |--------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Aaa | 0.15 | The bilateral profile tolerance that controls the position of the plastic body sides. The centers of the profile zones are defined by the basic dimensions D and E. | - | | Bbb | 0.10 | The tolerance that controls the position of the entire terminal pattern with respect to datums A and B. The center of the tolerance zone for each terminal is defined by the basic dimension "e" as related to datum's A and B. | - | | Ccc | 0.10 | The tolerance located parallel to the seating plane in which the top surface of the package must be located. | - | | ddd | 0.08 | The tolerance that controls the position of the terminals to each other. The centers of the profile zones are defined by basic dimension "e". | This tolerance is normally compounded with tolerance zone defined by bbb. | | eee | 0.08 | The unilateral tolerance located above the seating plane where in the bottom surface of all terminals must be located. | This tolerance is commonly known as the "coplanarity" of the package terminals. | | fff | 0.10 | The tolerance that controls the position of the exposed metal heat feature. The center of the tolerance zone will be datum's defined by the centerlines of the package body. | - | | REF | - | - | No tolerance for A2 | DS10781 - Rev 10 page 34/43 Carrier tape #### **Packing information** 14 #### **TFQFPN32** packing information 14.1 Packing Concept - Tape and Reel 13" in Dry Packing Humidity Desiccant Indicator Card Bag Bulk Label Plastic Reel Circular sprocket holes opposite the label side of reel Protective band Cover tape Inner Box THE PARTY OF P Carrier tape **Enlongated** Figure 36. Tape and reel packing method concept DS10781 - Rev 10 page 35/43 Figure 37. Winding direction Figure 38. Reel dimensions (as per EIA-481 specification) DS10781 - Rev 10 page 36/43 Figure 39. Leader and Trailer dimensions (as per EIA-481 specification) Figure 40. TFQFPN32 carrier tape DS10781 - Rev 10 page 37/43 # 15 Ordering information ### Table 19. Ordering information | Order code | Package | Packing | |-------------|----------|---------------| | ISO8200BQ | TFQFPN32 | Tube | | ISO8200BQTR | TFQFPN32 | Tape and reel | DS10781 - Rev 10 page 38/43 ## **Revision history** Table 20. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-Dec-2014 | 1 | Initial release. | | 10-Jun-2015 | 2 | Updated Description. Updated Table 1. Updated $E_{AS}$ max value in Table 2. Updated $V_{CC(THOFF)}$ and $V_{CC(hys)}$ min value in Table 4. Updated Table 5. Updated test conditions of $I_{PEAK}$ , $I_{LIM}$ and $H_{yst}$ in Table 6. Changed Figure 21 | | 17-Nov-2016 | 3 | Datasheet promoted from preliminary to production data. Updated Table 6: Diagnostic pin and output protection function. | | 21-Apr-2017 | 4 | Updated Table 10: "Insulation and safety-related specifications". Minor text changes. | | 05-Oct-2017 | 5 | Updated Table 11: "IEC 60747-5-2 insulation characteristics". | | 18-May-2018 | 6 | Updated Section: Features on page 1. Replaced Vdd by VDD in whole document. Updated titles of Table 7 on page 11 and Table 9 on page 14. Updated titles of Figure 3 on page 12, Figure 5 on page 13, Figure 6 on page 13, Figure 20 on page 29 and Figure 21 on page 30. Added cross-reference to Section 6.2 in Table 13 on page 17. Updated Figure 9 on page 20 and Figure 11 on page 21 (replaced ISO8200B by ISO8200BQ). Added Section on page 34. Minor modifications throughout document. | | 24-Apr-2019 | 7 | Added Table 12: Safety limits on page 15. Updated Table 2: Absolute maximum ratings on page 9. Updated Section: Features on page 1. Minor text changes. | | 18-Oct-2018 | 8 | Updated Section: Features on page 1. | | 08-May-2020 | 9 | Table 4, 11 and 16 updated. Figure 24 replaced. Table 17 added. | | 12-Jan-2024 | 10 | Replaced the document with a newer format. Front page: written features section with a different arrangement and moved the description section a page ahead. Table 1: added footnote for $OUT_X$ pins and fixed description for TAB(GND_CC) pin. Table 2: parameter $V_{DD}, V_{IN}$ , $V_{FAULT}$ reduced max value; renamed -l_OUT as $I_{RX}$ adding a footnote in the table. Table 3: Added a footnote regarding the maximum power dissipation. Table 4: added test condition description for parameters: $V_{CC(THON)}, V_{CC(THOFF)}$ ; added $V_{CC}$ testing value for $I_{CC}.$ Table 5: added test condition description for parameters: $V_{DD(THON)}, V_{DD(THOFF)}.$ Table 7: re-arranged parameters and test conditions. Table 8: removed $t_{WM}$ parameter. Table 9: removed $f_{refresh}$ parameter. Table 10 table with $t_{WM}$ and $f_{refresh}.$ Table 11: added footnote 1 and 2. Table 12: removed any reference to $V_{IORM}$ parameter. In rev 9 Table 13 is removed. Figure 8 in rev 9 is replaced with Figure 8 and Figure 9 in rev 10. Added new Section 6.3.1 with Figure 15 and Section 6.5 with Table 16. Figure 16 in rev 9 is replaced with Figure 19, Figure 20, Figure 21, Figure 22, Figure 23 in rev 10. Added Figure 30 in Section 10. Throughout the document, replaced pictures (not changed) with new ones. | DS10781 - Rev 10 page 39/43 ## **Contents** | 1 | Bloc | k diagr | ram | 3 | | | | |----|----------------------------|----------------|-----------------------------------------------------|----|--|--|--| | 2 | Pin d | Pin connection | | | | | | | 3 | Absolute maximum ratings | | | | | | | | 4 | Thermal data | | | | | | | | 5 | Electrical characteristics | | | | | | | | 6 | Fund | ctional | description | 14 | | | | | | 6.1 | Paralle | el interface | 14 | | | | | | | 6.1.1 | Input signals (IN1 to IN8) | 14 | | | | | | | 6.1.2 | Load input data ( <del>LOAD</del> ) | 14 | | | | | | | 6.1.3 | Output synchronization (SYNC) | 14 | | | | | | | 6.1.4 | Watchdog | 15 | | | | | | | 6.1.5 | Output enable (OUT_EN) | | | | | | | 6.2 | | control mode (DCM) | | | | | | | 6.3 | Synch | ronous control mode (SCM) | | | | | | | | 6.3.1 | OUT_EN behavior in Synchronous Control Mode | | | | | | | 6.4 | Fault in | ndication | | | | | | | | 6.4.1 | Junction over-temperature and case over-temperature | 21 | | | | | | 6.5 | Truth t | table | 21 | | | | | 7 | Pow | er secti | ion | 23 | | | | | | 7.1 | Currer | nt limitation | 23 | | | | | | 7.2 | Therm | nal protection | 24 | | | | | 8 | Reve | erse po | larity protection | 26 | | | | | 9 | Reve | erse po | larity on V <sub>DD</sub> | 27 | | | | | 10 | Dem | agnetiz | zation energy | 28 | | | | | 11 | Con | vention | ns | 29 | | | | | | 11.1 | Supply | y voltage and power output conventions | 29 | | | | | 12 | Ther | mal inf | formation | 30 | | | | | | 12.1 | | nal impedance | | | | | | 13 | Pack | | formation | | | | | | | 13.1 | | PN32 package information | | | | | | 14 | | | formation | | | | | | | 14.1 | _ | PN32 packing information | | | | | | 15 | | | formation | | | | | | | | _ | / | | | | | | | .5.511 | otor y | | | | | | ## **List of tables** | Table 1. | Pin description | . 5 | |-----------|------------------------------------------------------------------------------------------------------------------------------|-----| | Table 2. | Absolute maximum ratings | . 6 | | Table 3. | Thermal data | . 7 | | Table 4. | Power section | . 8 | | Table 5. | Digital supply voltage | . 8 | | Table 6. | Diagnostic pin and output protection function | . 9 | | Table 7. | Power switching characteristics (V <sub>CC</sub> = 24 V; R <sub>LOAD</sub> = 48 $\Omega$ ; -40 °C < T <sub>J</sub> < 125 °C) | . 9 | | Table 8. | Logic input and output | 12 | | Table 9. | Parallel interface timings ( $V_{DD}$ = 5 V; $V_{CC}$ = 24 V; -40 °C < $T_{J}$ < 125 °C) | 12 | | Table 10. | Internal communication timings (V <sub>DD</sub> = 5 V; V <sub>CC</sub> = 24 V; -40 °C < T <sub>J</sub> < 125 °C) | 12 | | Table 11. | Insulation and safety-related specifications | 13 | | Table 12. | Insulation characteristics | 13 | | Table 13. | Safety limits | 13 | | Table 14. | Interface signal operation in direct control mode | 16 | | Table 15. | Interface signal operation in synchronous control mode | 18 | | Table 16. | Truth table | 22 | | Table 17. | TFQFPN32 package mechanical data | 33 | | Table 18. | Tolerance of form and position | 34 | | Table 19. | Ordering information | 38 | | Table 20. | Document revision history | 39 | DS10781 - Rev 10 page 41/43 # **List of figures** | Figure 1. | Block diagram | . 3 | |------------|---------------------------------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top through view) | . 4 | | Figure 3. | R <sub>DS(on)</sub> measurement | 10 | | Figure 4. | dV/dT | 10 | | Figure 5. | td(ON)-td(OFF) synchronous mode | 11 | | Figure 6. | td(ON)-td(OFF) direct control mode | 11 | | Figure 7. | Watchdog behavior | 15 | | Figure 8. | OUT_EN without effect on output | 15 | | Figure 9. | OUT_EN effective on output channel | 15 | | Figure 10. | Direct control mode IC configuration | 16 | | Figure 11. | Direct control mode time diagram | 17 | | Figure 12. | Synchronous control mode IC configuration | 18 | | Figure 13. | Synchronous control mode time diagram | 19 | | Figure 14. | Multiple device synchronous control mode | 19 | | Figure 15. | OUT_EN behavior in Synchronous Control Mode, time diagram | 20 | | Figure 16. | Thermal status update (DCM) | 21 | | Figure 17. | Thermal status update (SCM) | 21 | | Figure 18. | Switching on resistive load | 23 | | Figure 19. | Switching on bulb lamp | 23 | | Figure 20. | Switching on light inductive load | 23 | | Figure 21. | Switching on heavy inductive load | 23 | | Figure 22. | Short-circuit (with OVT) during ON state | 24 | | Figure 23. | Switching on short-circuit (with OVT) | 24 | | Figure 24. | Thermal protection flowchart | 24 | | Figure 25. | Thermal protection and fault behavior (T $_{JSD}$ triggered before T $_{CSD}$ ) | 25 | | Figure 26. | Thermal protection and fault behavior (T <sub>CSD</sub> triggered before T <sub>JSD</sub> ) | 25 | | Figure 27. | Reverse polarity protection | 26 | | Figure 28. | Reverse polarity protection on V <sub>DD</sub> | 27 | | Figure 29. | Single pulse demagnetization energy vs. load current, typical values T <sub>amb</sub> = 125 °C | 28 | | Figure 30. | Single pulse inductive load capability vs. load current, typical values T <sub>amb</sub> = 125 °C | | | Figure 31. | Supply voltage and power output conventions | | | Figure 32. | Simplified thermal model | | | Figure 33. | TFQFPN32 package outline | | | Figure 34. | TFQFPN32 package detail outline | | | Figure 35. | TFQFPN32 suggested footprint (measured in mm) | | | Figure 36. | Tape and reel packing method concept | | | Figure 37. | Winding direction | | | Figure 38. | Reel dimensions (as per EIA-481 specification) | | | Figure 39. | Leader and Trailer dimensions (as per EIA-481 specification) | | | Figure 40 | TEOEDN32 carrier tane | 27 | DS10781 - Rev 10 page 42/43 #### **IMPORTANT NOTICE - READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2024 STMicroelectronics – All rights reserved DS10781 - Rev 10 page 43/43