

February 2010

# FAN6755 Highly Integrated Green-Mode PWM Controller

#### **Features**

- Internal High-Voltage Startup
- Low Operating Current (Maximum: 2mA)
- Adaptive Decreasing of PWM Frequency to 23KHz at Light-Load condition to Improve Light-Load Efficiency
- Frequency Hopping to Reduce EMI Emission
- Fixed PWM Frequency: 65KHz
- Internal Leading-Edge Blanking
- Built-in Synchronized Slope Compensation
- Auto-Restart Protection: Feedback Open-Loop Protection (OLP), V<sub>DD</sub> Over-Voltage Protection (OVP), Over-Temperature Protection (OTP), and Line Over-Voltage Protection
- Soft Gate Drive with Clamped Output Voltage: 18V
- V<sub>DD</sub> Under-Voltage Lockout (UVLO)
- Programmable Constant Power Limit (Full AC Input Range)
- Internal OTP Sensor with Hysteresis
- Build-in 5ms Soft-Start Function
- Input Voltage Sensing (V<sub>IN</sub> Pin) for Brown-in/out Protection with Hysteresis and Line Over-Voltage Protection

# **Applications**

General-purpose switched-mode power supplies and flyback power converters, including:

- LCD Monitor Power Supply
- Open-Frame SMPS

# Description

This highly integrated PWM controller provides several features to enhance the performance of flyback converters.

To minimize standby power consumption, a proprietary adaptive green-mode function reduces switching frequency at light-load condition. To avoid acousticnoise problems, the minimum PWM frequency is set above 23kHz. This green-mode function enables the power supply to meet international power conservation requirements, such as Energy Star. With the internal high-voltage startup circuitry, the power loss caused by bleeding resistors is also eliminated. To further reduce power consumption, FAN6755 uses the BiCMOS process, which allows an operating current of only 2mA. The standby power consumption can be under 100mW for most of LCD monitor power supply designs.

FAN6755 integrates a frequency-hopping function that reduces EMI emission of a power supply with minimum line filters. Its built-in synchronized slope compensation achieves a stable peak-current-mode control and improves noise immunity. The proprietary, external line compensation ensures constant output power limit over a wide AC input voltage range from 90V<sub>AC</sub> to 264V<sub>AC</sub>.

FAN6755 provides many protection functions. The internal feedback open-loop protection circuit protects the power supply from open feedback loop condition or output short condition. It also has line under-voltage protection (brownout protection) and over-voltage protection using an input voltage sensing pin  $(V_{\text{IN}})$ .

FAN6755 is available in a 7-pin SOP package.

# **Ordering Information**

| Part Number | Operating<br>Temperature Range |  |                                                                                                 | Packing Method |
|-------------|--------------------------------|--|-------------------------------------------------------------------------------------------------|----------------|
| FAN6755MY   | -40 to +105°C                  |  | 7-Lead, Small Outline Integrated<br>Circuit (SOIC), Depopulated<br>JEDEC MS-112, .150 Inch Body | Reel & Tape    |

For Fairchild's definition of Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs\_green.html">http://www.fairchildsemi.com/company/green/rohs\_green.html</a>.

ENERGY STAR® is a registered trademark of the U.S. Department of Energy and the U.S. Environmental Protection Agency.

1

© 2009 Fairchild Semiconductor Corporation FAN6755 • Rev. 1.0.0

# **Application Diagram**



Figure 1. Typical Application

# **Internal Block Diagram**



# **Marking Information**



Z: Plant Code

X: 1-Digit Year Code

Y: 1-Digit Week Code

TT: 2-Digit Die Run Code

T: Package Type (M:SOP)

P: Y=Green Package

M: Manufacture Flow Code

Figure 3. Top Mark

# **Pin Configuration**



Figure 4. Pin Configuration (Top View)

## **Pin Definitions**

| Pin# | Name  | Description                                                                                                                                                                                                                                                                                                                                          |
|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | VIN   | Line-voltage detection. The line-voltage detection is used for brownout protection with hysteresis. Constant output power limit over universal AC input range is also achieved using this VIN pin. It is suggested to add a low-pass filter to filter out line ripple on the bulk capacitor. Pulling VIN HIGH also triggers auto-restart protection. |
| 2    | FB    | The signal from the external compensation circuit is fed into this pin. The PWM duty cycle is determined in response to the signal on this pin and the current-sense signal on the SENSE pin.                                                                                                                                                        |
| 3    | SENSE | Current sense. The sensed voltage is used for peak-current-mode control and cycle-by-cycle current limiting.                                                                                                                                                                                                                                         |
| 4    | GND   | Ground                                                                                                                                                                                                                                                                                                                                               |
| 5    | GATE  | The totem-pole output driver. Soft-driving waveform is implemented for improved EMI.                                                                                                                                                                                                                                                                 |
| 6    | VDD   | Power supply. The internal protection circuit disables PWM output as long as $V_{\text{DD}}$ exceeds the OVP trigger point.                                                                                                                                                                                                                          |
| 7    | HV    | For startup, this pin is pulled HIGH to the line input or bulk capacitor via resistors.                                                                                                                                                                                                                                                              |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol             | Parameter                                   |                        | Min. | Max. | Unit |
|--------------------|---------------------------------------------|------------------------|------|------|------|
| $V_{VDD}$          | DC Supply Voltage <sup>(1, 2)</sup>         |                        |      | 30   | V    |
| $V_{FB}$           | FB Pin Input Voltage                        |                        | -0.3 | 7.0  | V    |
| V <sub>SENSE</sub> | SENSE Pin Input Voltage                     |                        | -0.3 | 7.0  | V    |
| $V_{VIN}$          | VIN Pin Input Voltage                       |                        | -0.3 | 7.0  | V    |
| $V_{HV}$           | HV Pin Input Voltage                        |                        |      | 700  | V    |
| P <sub>D</sub>     | Power Dissipation (T <sub>A</sub> <50°C)    |                        |      | 400  | mW   |
| $\Theta_{JA}$      | Thermal Resistance (Junction to Air         | )                      |      | 150  | °C/W |
| $T_J$              | Operating Junction Temperature              |                        | -40  | +125 | °C   |
| T <sub>STG</sub>   | Storage Temperature Range                   |                        | -55  | +150 | °C   |
| T <sub>L</sub>     | Lead Temperature (Wave Soldering            | or IR, 10 Seconds)     |      | +260 | °C   |
| ESD                | Human Body Model,<br>JEDEC: JESD22-A114     | All Pins Except HV Pin |      | 4.5  | kV   |
| EOD                | Charged Device Model,<br>JEDEC: JESD22-C101 | All Pins Except HV Pin |      | 1.0  | KV   |

#### Notes:

- 1. All voltage values, except differential voltages, are given with respect to the network ground terminal.
- 2. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
- 3. ESD with HV pin CDM=1000V and HBM=500V.

 $V_{DD}$ =15V,  $T_A$ =25°C, unless otherwise noted.

| Symbol                | Parameter                                                | Conditions                      | Min. | Тур. | Max. | Units |
|-----------------------|----------------------------------------------------------|---------------------------------|------|------|------|-------|
| VDD Sec               | tion                                                     |                                 |      |      |      |       |
| V <sub>OP</sub>       | Continuously Operating Voltage                           |                                 |      |      | 22   | V     |
| $V_{\text{DD-ON}}$    | Start Threshold Voltage                                  |                                 | 15   | 16   | 17   | V     |
| $V_{DD\text{-}OFF}$   | Protection Mode                                          |                                 | 9    | 10   | 11   | V     |
| UVLO                  | Normal Mode                                              |                                 | 6.8  | 7.8  | 8.8  | V     |
| I <sub>DD-ST</sub>    | Startup Current                                          | V <sub>DD-ON</sub> – 0.16V      |      |      | 30   | μA    |
| I <sub>DD-OP</sub>    | Operating Supply Current                                 | V <sub>DD</sub> =15V, GATE Open |      |      | 2    | mA    |
| I <sub>DD-OLP</sub>   | Internal Sink Current                                    | V <sub>TH-OLP</sub> +0.1V       | 30   | 60   | 90   | μA    |
| V <sub>DD-OLP</sub>   | Threshold Voltage on VDD for HV JFET Turn-On             |                                 | 6.5  | 7.5  | 8.0  | V     |
| $V_{\text{DD-OVP}}$   | V <sub>DD</sub> Over-Voltage Protection                  |                                 | 25   | 26   | 27   | V     |
| t <sub>D-VDDOVP</sub> | V <sub>DD</sub> Over-Voltage Protection<br>Debounce Time |                                 | 75   | 125  | 200  | μs    |



Figure 5. V<sub>DD</sub> Behavior

Continued on the following page..

 $V_{DD}$ =15V,  $T_A$ =25°C, unless otherwise noted.

| Symbol                                   | Parameter Conditions                              |                                                       | Min.                       | Тур.                       | Max.                       | Units  |
|------------------------------------------|---------------------------------------------------|-------------------------------------------------------|----------------------------|----------------------------|----------------------------|--------|
| HV Section                               | on                                                |                                                       | 1                          | •                          | •                          |        |
| I <sub>HV</sub>                          | Supply Current Drawn from HV<br>Pin               | $V_{DC}$ =120V, $V_{DD}$ =10 $\mu$ F, $V_{DD}$ =0V    | 2.0                        | 3.5                        | 5.0                        | mA     |
| I <sub>HV-LC</sub>                       | Leakage Current after Startup                     | HV=700V, V <sub>DD</sub> =V <sub>DD</sub> -<br>OFF+1V |                            | 1                          | 20                         | μΑ     |
| Oscillato                                | r Section                                         |                                                       | 7                          |                            |                            |        |
|                                          | En acción Name el Mada                            | Center Frequency                                      | 62                         | 65                         | 68                         | 171.1- |
| fosc                                     | Frequency in Normal Mode                          | Hopping Range                                         | ±4.5                       | ±5.2                       | ±5.9                       | KHz    |
| f <sub>OSC-G</sub>                       | Green-Mode Frequency                              |                                                       | 20                         | 23                         | 26                         | KHz    |
| t <sub>H-OP</sub>                        | Hopping Period                                    |                                                       | 4.20                       | 5.05                       | 5.90                       | ms     |
| $f_{DV}$                                 | Frequency Variation vs. V <sub>DD</sub> Deviation | V <sub>DD</sub> =11V to 22V                           |                            |                            | 5                          | %      |
| f <sub>DT</sub>                          | Frequency Variation vs. Temperature Deviation     | T <sub>A</sub> =-40 to 85°C                           |                            |                            | 5                          | %      |
| VIN Sect                                 | ion                                               |                                                       |                            |                            |                            |        |
| V <sub>IN-OFF</sub>                      | PWM Turn-Off Threshold Voltage                    |                                                       | 0.66                       | 0.70                       | 0.74                       | V      |
| V <sub>IN-ON</sub>                       | PWM Turn-On Threshold Voltage                     |                                                       | V <sub>IN-OFF</sub> + 0.17 | V <sub>IN-OFF</sub> + 0.20 | V <sub>IN-OFF</sub> + 0.23 | V      |
| V <sub>IN-Protect</sub>                  | PWM Protect Threshold Voltage                     |                                                       | 5.1                        | 5.3                        | 5.5                        | V      |
| t <sub>VIN-Protect</sub>                 | PWM Protect Debounce Time                         |                                                       | 60                         | 100                        | 140                        | μs     |
| Current-                                 | Sense Section                                     |                                                       |                            |                            |                            |        |
| V <sub>TH-P</sub> at V <sub>IN</sub> =1V | Threshold Voltage for Current Limit               | V <sub>IN</sub> =1V                                   | 0.80                       | 0.83                       | 0.86                       | V      |
| V <sub>TH-P</sub> at V <sub>IN</sub> =3V | Threshold Voltage for Current Limit               | V <sub>IN</sub> =3V                                   | 0.67                       | 0.70                       | 0.73                       | V      |
| t <sub>PD</sub>                          | Delay to Output                                   |                                                       |                            | 100                        | 200                        | ns     |
| t <sub>LEB</sub>                         | Leading-Edge Blanking Time                        |                                                       | 240                        | 290                        | 340                        | ns     |
| tss                                      | Period During Soft-Start Time                     | Startup Time                                          | 4.0                        | 5.5                        | 7.0                        | ms     |



www.DataSheet4U.com

Figure 6. V<sub>IN</sub> vs. V<sub>SENSE</sub>

Continued on the following page...

 $V_{DD}$ =15V,  $T_A$ =25°C, unless otherwise noted.

| Symbol                                     | Parameter                                       | Conditions          | Min.  | Тур.                    | Max.  | Units |  |
|--------------------------------------------|-------------------------------------------------|---------------------|-------|-------------------------|-------|-------|--|
| Feedbac                                    | Feedback Input Section                          |                     |       |                         |       |       |  |
| A <sub>V</sub>                             | Input Voltage to Current-Sense Attenuation      |                     | 1/4.5 | 1/4.0                   | 1/3.5 | V/V   |  |
| Z <sub>FB</sub>                            | Input Impedance                                 | V <sub>FB</sub> =4V | 11    | 15                      | 18    | kΩ    |  |
| V <sub>FB-OPEN</sub>                       | Output High Voltage                             | FB Pin Open         | 5.1   | 5.3                     | 5.5   | V     |  |
| $V_{FB-OLP}$                               | FB Open-Loop Trigger Level                      |                     | 4.4   | 4.6                     | 4.8   | V     |  |
| t <sub>D-OLP</sub>                         | Delay Time of FB Pin Open-loop<br>Protection    |                     | 45.0  | 62.5                    | 70.0  | ms    |  |
| $V_{\text{FB-N}}$                          | Green-Mode Entry FB Voltage                     |                     | 2.8   | 3.0                     | 3.2   | V     |  |
| $V_{FB-G}$                                 | Green-Mode Ending FB Voltage                    |                     |       | V <sub>FB-N</sub> - 0.6 |       | V     |  |
| V <sub>FB-ZDCR</sub>                       | FB Threshold Voltage for Zero-<br>Duty Recovery |                     | 1.6   | 1.8                     | 2.0   | V     |  |
| V <sub>FB-ZDC</sub>                        | FB Threshold Voltage for Zero-<br>Duty          |                     | 1.4   | 1.6                     | 1.8   | V     |  |
| V <sub>FB-ZDCR</sub> - V <sub>FB-ZDC</sub> | ZDC Hysterisis                                  |                     | 0.12  | 0.15                    | 0.19  | V     |  |



Figure 7. V<sub>FB</sub> vs. PWM Frequency

Continued on the following page...

 $V_{DD}$ =15V,  $T_A$ =25°C, unless otherwise noted.

| Symbol                         | Parameter                                      | Conditions                                 | Min. | Тур.                 | Max. | Units |
|--------------------------------|------------------------------------------------|--------------------------------------------|------|----------------------|------|-------|
| GATE Se                        | ction                                          |                                            |      |                      |      |       |
| DCY <sub>MAX</sub>             | Maximum Duty Cycle                             |                                            | 60   | 75                   | 90   | %     |
| V <sub>GATE-L</sub>            | Gate Low Voltage                               | V <sub>DD</sub> =15V, I <sub>O</sub> =50mA |      |                      | 1.5  | V     |
| V <sub>GATE-H</sub>            | Gate High Voltage                              | V <sub>DD</sub> =12V, I <sub>O</sub> =50mA | 8    |                      |      | V     |
| t <sub>r</sub>                 | Gate Rising Time                               | V <sub>DD</sub> =15V, C <sub>L</sub> =1nF  | 7    | 100                  |      | ns    |
| t <sub>f</sub>                 | Gate Falling Time                              | V <sub>DD</sub> =15V, C <sub>L</sub> =1nF  |      | 30                   |      | ns    |
| I <sub>GATE</sub> -<br>SOURCE  | Gate Source Current                            | V <sub>DD</sub> =15V, GATE=6V              |      | 700                  |      | mA    |
| V <sub>GATE</sub> -<br>CLAMP_1 | Gate Output Clamping Voltage                   | V <sub>DD</sub> =22V                       |      |                      | 18   | V     |
| Over-Ter                       | Over-Temperature Protection Section (OTP)      |                                            |      |                      |      |       |
| T <sub>OTP</sub>               | Protection Junction Temperature <sup>(4)</sup> |                                            |      | 135                  |      | °C    |
| T <sub>Restart</sub>           | Restart Junction Temperature <sup>(5)</sup>    |                                            |      | T <sub>OTP</sub> -25 |      | °C    |

#### Notes:

- 4. When activated, the output is disabled and the latch is turned off.
- 5. The threshold temperature for enabling the output again and resetting the latch after over-temperature protection has been activated.

#### **Typical Performance Characteristics**



Figure 8. Startup Current (I<sub>DD-ST</sub>) vs. Temperature



Figure 9. Operation Supply Current (I<sub>DD-OP</sub>) vs. Temperature



Figure 10.Start Threshold Voltage ( $V_{\text{DD-ON}}$ ) vs. Temperature



Figure 11.Minimum Operating Voltage (V<sub>DD-OFF</sub>) vs. Temperature



Figure 12. Supply Current Drawn from HV Pin (I<sub>HV</sub>) vs. Temperature



Figure 13.HV Pin Leakage Current After Startup (I<sub>HV-LC</sub>) vs. Temperature



Figure 14.Frequency in Normal Mode (fosc) vs. Temperature



Figure 15.Maximum Duty Cycle (DCY<sub>MAX</sub>) vs. Temperature

## **Typical Performance Characteristics**



Figure 17. Delay Time of FB Pin Open-Loop Protection



Figure 16.FB Open-Loop Trigger Level (V<sub>FB-OLP</sub>) vs. Temperature



(t<sub>D-OLP</sub>) vs. Temperature



Figure 18.PWM Turn-Off Threshold Voltage (VIN-OFF & V<sub>IN-ON</sub>) vs. Temperature



Figure 19.V<sub>DD</sub> Over-Voltage Protection (V<sub>DD-OVP</sub>) vs. Temperature

Figure 20.V<sub>IN</sub> vs. V<sub>LIMIT</sub>

## **Functional Description**

#### **Startup Current**

For startup, the HV pin is connected to the line input (1N4007 / 100K $\Omega$  recommended) or bulk capacitor through a resistor, R<sub>HV</sub>. Startup current drawn from pin HV (typically 3.5mA) charges the hold-up capacitor through the diode and resistor. When the V<sub>DD</sub> capacitor level reaches V<sub>DD-ON</sub>, the startup current switches off. At this moment, the V<sub>DD</sub> capacitor only supplies the FAN6755 to maintain V<sub>DD</sub> before the auxiliary winding of the main transformer to provide the operating current.

## **Operating Current**

Operating current is around 2mA. The low operating current enables better efficiency and reduces the requirement of  $V_{DD}$  hold-up capacitance.

#### **Green-Mode Operation**

The proprietary green-mode function provides an off-time modulation to reduce the switching frequency in light-load and no-load conditions. The on time is limited for better abnormal or brownout protection.  $V_{FB}$ , which is derived from the voltage feedback loop, is taken as the reference. Once  $V_{FB}$  is lower than the threshold voltage, switching frequency is continuously decreased to the minimum green-mode frequency of around 23KHz.

## **Current Sensing / PWM Current Limiting**

Peak-current-mode control is utilized to regulate output voltage and provide pulse-by-pulse current limiting. The switch current is detected by a sense resistor into the SENSE pin. The PWM duty cycle is determined by this current sense signal and  $V_{\text{FB}},$  the feedback voltage. When the voltage on the SENSE pin reaches around  $V_{\text{COMP}} = (V_{\text{FB}} - 0.6)/4,\;$  a switch cycle is terminated immediately.  $V_{\text{COMP}}$  is internally clamped to a variable voltage around 0.83V for output power limit.

#### Leading-Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs on the sense resistor. To avoid premature termination of the switching pulse, a leading-edge blanking time is built in. During this blanking period, the current-limit comparator is disabled and cannot switch off the gate driver.

#### Under-Voltage Lockout (UVLO)

The turn-on and turn-off thresholds are fixed internally at 16V and 7.8V in normal mode. During startup, the hold-up capacitor must be charged to 16V through the startup resistor to enable the IC. The hold-up capacitor continues to supply  $V_{DD}$  before the energy can be delivered from auxiliary winding of the main transformer.  $V_{DD}$  must not drop below 7.8V during startup. This UVLO hysteresis window ensures that the hold-up capacitor is adequate to supply  $V_{DD}$  during startup.

#### **Gate Output / Soft Driving**

The BiCMOS output stage is a fast totem-pole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 18V Zener diode to protect power MOSFET transistors against undesirable gate over voltage. A soft driving waveform is implemented to minimize EMI.

#### Soft Start

For many applications, it is necessary to minimize the inrush current at startup. The built-in 5.5ms soft-start circuit significantly reduces the startup current spike and output voltage overshoot.

#### **Slope Compensation**

The sensed voltage across the current-sense resistor is used for peak-current-mode control and pulse-by-pulse current limiting. Built-in slope compensation improves stability and prevents sub-harmonic oscillation. FAN6755 inserts a synchronized positive-going ramp at every switching cycle.

#### **Constant Output Power Limit**

For constant output power limit over universal input-voltage range, the peak-current threshold is adjusted by the voltage of the VIN pin. Since the VIN pin is connected to the rectified AC input line voltage through the resistive divider, a higher line voltage generates a higher  $V_{\rm IN}$  voltage. The threshold voltage decreases as  $V_{\rm IN}$  increases, making the maximum output power at high-line input voltage equal to that at low-line input. The value of R-C network should not be so large that it affects the power limit (shown in Figure 21). Usually, R and C should be less than  $100\Omega$  and  $470 \, {\rm pF}$ , respectively.



Figure 21. Current-Sense R-C Filter

## **V<sub>DD</sub>** Over-Voltage Protection

 $V_{DD}$  over-voltage protection prevents damage due to abnormal conditions. Once the  $V_{DD}$  voltage is over the over-voltage protection voltage  $(V_{DD\text{-}OVP}),$  and lasts for  $t_{D\text{-}VDDOVP},$  the PWM pulses are disabled. When the  $V_{DD}$  voltage drops below the UVLO, PWM pulses start again. Over-voltage conditions are usually caused by open feedback loops.

#### **Brownout Protection**

Since the VIN pin is connected through a resistive divider to the rectified AC input line voltage, it can also be used for brownout protection. If  $V_{\text{IN}}$  is less than 0.7V, the PWM output is shut off. When  $V_{\text{IN}}$  reaches over 0.9V, the PWM output is turned on again. The hysteresis window for ON/OFF is around 0.2V. The brownout voltage setting is determined by the potential divider formed with  $R_{\text{Upper}}$  and  $R_{\text{Lower}}$ . Equations to calculate the resistors are shown below:

$$V_{IN} = \frac{R_{Lower}}{R_{Lower} + R_{Upper}} \times V_{AC} \sqrt{\mathbf{2}}, (unit = V)$$
 (1)

#### **Thermal Overload Protection**

Thermal overload protection limits total power dissipation. When the junction temperature exceeds  $T_J$ = +135°C, the thermal sensor signals the shutdown logic and turns off most of the internal circuitry. The thermal sensor turns internal circuitry on again after the IC's junction temperature drops by 25°C. Thermal overload protection is designed to protect the FAN6755 in the event of a fault condition. For continual operation, do not exceed the absolute maximum junction temperature of  $T_J$  = +150°C.

#### **Limited Power Control**

The FB voltage is saturated HIGH when the power supply output voltage drops below its nominal value and shut regulator (KA431) does not draw current through the opto-coupler. This occurs when the output feedback loop is open or output is short circuited. If the FB voltage is higher than a built-in threshold for longer than  $t_{\text{D-OLP}}$ , PWM output is turned off. As PWM output is turned off,  $V_{\text{DD}}$  begins decreasing since no more energy is delivered from the auxiliary winding.

When  $V_{DD}$  goes below the turn-off threshold (~7.8V), the controller is totally shut down.  $V_{DD}$  is charged up to the turn-on threshold voltage of 16V through the startup resistor until PWM output is restarted. This protection feature continues as long as the over loading condition persists. This prevents the power supply from overheating due to overloading conditions.

## **Noise Immunity**

Noise on the current sense or control signal may cause significant pulse-width jitter, particularly in continuous-conduction mode. Slope compensation helps alleviate this problem. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the FAN6755, and increasing the power MOS gate resistance improve performance.

# **Applications Information**



Figure 22. 44W Flyback 12V/2A, 5V/4A Application Circuit

# **Build of Materials**

| Designator | signator Part Type Designator |                   | Part Type     |
|------------|-------------------------------|-------------------|---------------|
| BD1        | BD 4A/600V                    | Q1                | MOS 9A/600V   |
| C1         | YC 2200pF/Y1                  | R1                | R 1.5MΩ 1/4W  |
| C2         | YC 2200pF/Y1                  | R2                | R 1.5MΩ 1/4W  |
| C3         | XC 0.33µF/300V                | R3                | R 10MΩ 1/4W   |
| C4         | NC                            | R4, R5, R6, R7    | R 47Ω 1/4W    |
| C5         | YC 2200pF/Y1                  | R8, R17, R25, R27 | NC            |
| C6         | CC 2200pF/100V                | R9                | R 50KΩ 1/4W   |
| C7         | CC 1000pF/100V                | R10               | R 50KΩ 1/4W   |
| C8         | EC 1000µF/25V                 | R11               | R 0Ω 1/8W     |
| C9         | EC 470µF/25V                  | R12               | R 47Ω 1/8W    |
| C10        | CC 100pF/50V                  | R13               | R 100KΩ 1/8W  |
| C11        | EC 100µF/400V                 | R14               | R 0Ω 1/4W     |
| C12        | C 1µF/50V                     | R15               | R 10KΩ 1/8W   |
| C13        | EC 1000µF/10V                 | R16               | R 1Ω 1/8W     |
| C14        | EC 470µF/10V                  | R18               | R 0Ω 1/8W     |
| C15        | CC 100pF/50V                  | R19               | R 100Ω 1/8W   |
| C16        | C 1nF/50V                     | R20               | R 1KΩ 1/8W    |
| C17        | C 470pF/50V                   | R21               | R 4.7KΩ 1/8W  |
| C18        | EC 47µF/50V                   | R22               | R 7.5KΩ 1/8W  |
| C19        | C 0.01µF/50V                  | R23               | R 120KΩ 1/8W  |
| C20        | C 0.1µF/50V                   | R24               | R 15KΩ 1/8W   |
| D1         | FYP1010                       | R26               | R 10KΩ 1/8W   |
| D2         | 1N4148                        | R28               | R 0.43Ω 2W    |
| D3         | FR107                         | TX1               | 800μH(ERL-28) |
| D4         | FR103                         | U1                | IC FAN6755    |
| D5         | FYP1010                       | U2                | IC PC817      |
| ZD1        | P6KE150A                      | U3                | IC TL431      |
| F1         | FUSE 4A/250V                  |                   |               |
| M1         | VZ 9G                         |                   |               |
| L1         | 13mH                          |                   |               |
| L2         | Inductor (2µH)                |                   |               |
| L3         | Inductor (2µH)                |                   |               |

# **Physical Dimensions**



Figure 23. 7-Lead, Small Outline Package (SOP)

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™
Auto-SPM™
Build it Now™
CorePLUS™
CorePOWER™
CROSSVOLT™

CTLTM
Current Transfer LogicTM
DEUXPEED®
Dual CoolTM
EcoSPARK®

EfficientMax™

F®

Fairchild®

Fairchild Semiconductor®

FACT Quiet Series™

FACT®

FAST®

FastvCore™ FETBench™ FlashVVriter®\*

FlashVVriter\* FPS™ F-PFS™ FRFET® Global Power Resource<sup>SM</sup> Green FPS™

Green FPS™ e-Series™

Gmax<sup>TM</sup>
GTOTM
IntelliMAX<sup>TM</sup>
ISOPLANAR<sup>TM</sup>
MegaBuck<sup>TM</sup>
MICROCOUPLER<sup>TM</sup>

MICROCOUPLI
MicroFET™
MicroPak™
MicroPak2™
MillerDrive™
MotionMax™
Motion-SPM™
OptoHiT™
OPTOLOGIC®

PDP SPM™ Power-SPM™

OPTOPLANAR®

PowerTrench<sup>®</sup> PowerXS™

Programmable Active Droop™

QFET® QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mVV/VV/kVV at a time™ SignalVvise™

SmartMax™
SMART START™
SPM®
STEALTH™
SuperFET™
SuperSOT™.3
SuperSOT™.6
SuperSOT™.8
SupreMOS™
SyncFET™
Sync-Lock™
Sync-Lock™
System®\*\*

The Power Franchise®

**p wer** franchise TinyBoost™

TinyBuckt\*\*
TinyCalc\*\*
TinyCalc\*\*
TinyLogic\*
TinyOPTO\*\*
TinyPower\*\*
TinyPWM\*\*
TinyWfre\*\*
TripWire\*\*
TriFault Detect\*\*
TRUECURRENT\*\*\*

SerDes
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™

µSerDes™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NETHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |  |  |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |  |  |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed | Full Production       | Datasheet contains final specifications, Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |

Rev. 147