## DISTINCTIVE CHARACTERISTICS

- 44 Pins
- 32 Output Macrocells
- 32 Input Macrocells
- Product terms for:
- Individual flip-flop clock
- Individual asynchronous reset, preset
- Individual output enable

12 ns tpo Commercial
14.5 ns tpD Industrial

- 67 MHz fcnt
- 38 Inputs with pull-up resistors
- 32 Outputs
- 64 Flip-flops
- For asynchronous and synchronous applications
- 4 "PAL22RA8" blocks with buried macrocells

■ Pin-compatible with MACH110, MACH111, MACH210, and MACH211

## GENERAL DESCRIPTION

The MACH215 is a member of the high-performance EE CMOS MACH device family. This device has approximately three times the capability of the popular PAL20RA10 without loss of speed. This device is designed for use in asynchronous as well as synchronous applications.
The MACH215 consists of four PAL blocks interconnected by a programmable switch matrix. The four PAL blocks are essentially "PAL22RA8" structures complete with product-term arrays and programmable macrocells, individual register control product terms, and input registers. The switch matrix connects the PAL blocks to each other and to all input pins, providing a high degree of connectivity between the fully-connected PAL blocks. This allows designs to be placed and routed efficiently.

The MACH215 has two kinds of macrocell: output and input. The MACH215 output macrocell provides registered, latched, or combinatorial outputs with programmable polarity. If a registered configuration is chosen, the register can be configured as D-type or T-type to help reduce the number of product terms. The register type decision can be made by the designer or by the software. Each macrocell has its own dedicated clock, asynchronous reset, and asynchronous preset control. The polarity of the clock signal is programmable. All output macrocells can be connected to an I/O cell.
The MACH215 has dedicated input macrocells which provide input registers or latches for synchronizing input signals and reducing setup time requirements.

## BLOCK DIAGRAM



16751E-1

## CONNECTION DIAGRAM

Top View

## PLCC


$16751 \mathrm{E}-2$

Note:
Pin-compatible with MACH110, MACH111, MACH210, and MACH211.

## PIN DESIGNATIONS

CLK/I = Clock or Input
GND = Ground
I = Input
I/O = Input/Output
Vcc = Supply Voltage

## ORDERING INFORMATION

## Commercial Products

Programmable logic products for commercial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:


| Valid Combinations |  |
| :---: | :---: |
| MACH215-12 | JC |
| MACH215-15 |  |

## Valid Combinations

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

ORDERING INFORMATION

## Industrial Products

Programmable logic products for industrial applications are available with several ordering options. The order number (Valid Combination) is formed by a combination of:


| Valid Combinations |  |
| :---: | :---: |
| MACH215-14 |  |
| MACH215-18 | JI |
| MACH215-24 |  |

## Valid Combinations

The Valid Combinations table lists configurations planned to be supported in volume for this device. Consult your local sales office to confirm availability of specific valid combinations and to check on newly released combinations.

## FUNCTIONAL DESCRIPTION

The MACH215 consists of four asynchronous PAL blocks connected by a switch matrix. There are 32 I/O pins and 4 dedicated input pins feeding the switch matrix. These signals are distributed to the four PAL blocks for efficient design implementation. There are also two additional global clock pins that can be used as dedicated inputs. This device provides two kinds of macrocell: output macrocells and input macrocells. This adds greater logic density without affecting the number of pins.

## The PAL Blocks

Each PAL block in the MACH215 (Figure 1) contains a 64 -product-term array, a logic allocator, 8 output macrocells, 8 input macrocells, and 8 I/O cells. The switch matrix feeds each PAL block with 22 inputs. This makes the PAL block look effectively like an independent "PAL22RA8" with 8 input macrocells. All flip-flops within the device can operate independently.

## The Switch Matrix

The MACH215 switch matrix is fed by the inputs and feedback signals from the PAL blocks. Each PAL block provides 16 internal feedback signals and 8 I/O feedback signals. The switch matrix distributes these signals back to the PAL blocks in an efficient manner that also provides for high performance. The design software automatically configures the switch matrix when fitting a design into the device.

## The Product-term Array

The MACH215 product-term array consists of 32 product terms for logic use and 32 product terms for generating macrocell control signals.

## The Logic Allocator

The logic allocator in the MACH215 (Figure 2) takes the 32 logic product terms and allocates them to the 16 macrocells as needed. Each macrocell can be driven by up to 12 product terms. The design software automatically configures the logic allocator when fitting the design into the device.
Table 1 illustrates which product term clusters are available to each macrocell within a PAL block. Refer to Figure 1 for cluster and macrocell numbers.

Table 1. Logic Allocation

| Output Macrocell | Available <br> Clusters |
| :---: | :---: |
| $M_{0}$ | $\mathrm{C}_{0}, \mathrm{C}_{1}$ |
| $\mathrm{M}_{1}$ | $\mathrm{C}_{0}, \mathrm{C}_{1}, \mathrm{C}_{2}$ |
| $\mathrm{M}_{2}$ | $\mathrm{C}_{1}, \mathrm{C}_{2}, \mathrm{C}_{3}$ |
| $\mathrm{M}_{3}$ | $\mathrm{C}_{2}, \mathrm{C}_{3}, \mathrm{C}_{4}$ |
| $\mathrm{M}_{4}$ | $\mathrm{C}_{3}, \mathrm{C}_{4}, \mathrm{C}_{5}$ |
| $\mathrm{M}_{5}$ | $\mathrm{C}_{4}, \mathrm{C}_{5}, \mathrm{C}_{6}$ |
| $\mathrm{M}_{6}$ | $\mathrm{C}_{5}, \mathrm{C}_{6}, \mathrm{C}_{7}$ |
| $\mathrm{M}_{7}$ | $\mathrm{C}_{6}, \mathrm{C}_{7}$ |

## The Macrocell

There are two types of macrocell in the MACH215: output macrocells and input macrocells. The output macrocell takes the logic of the device and provides it to I/O pins and/or provides feedback for additional logic generation. The input macrocell allows I/O pins to be configured as registered or latched inputs.
The output macrocell (Figure 3) can generate registered or combinatorial outputs. In addition, a transpar-ent-low latched configuration is provided. If used, the register can be configured as a T-type or a D-type flip-flop. Register and latch functionality is defined in Table 2. Programmable polarity and the T-type flip-flop both give the software a way to minimize the number of product terms needed. These choices can be made automatically by the software when it fits the design into the device.

Table 2. Register/Latch Operation

| Configuration | D/T | CLK/LE $^{\star}$ | $\mathbf{Q}_{+}$ |
| :--- | :---: | :---: | :---: |
| D-Register | X | $0,1, \downarrow(\uparrow)$ | Q |
|  | 0 | $\uparrow(\downarrow)$ | 0 |
|  | 1 | $\uparrow(\downarrow)$ | 1 |
| T-Register | X | $0,1, \downarrow(\uparrow)$ | Q |
|  | 0 | $\uparrow(\downarrow)$ | Q |
|  | 1 | $\uparrow(\downarrow)$ | Q |
| Latch | X | $1(0)$ | Q |
|  | 0 | $0(1)$ | 0 |
|  | 1 | $0(1)$ | 1 |

*Polarity of CLK/LE can be programmed.

The output macrocell sends its output back to the switch matrix, via internal feedback, and to the I/O cell. The feedback is always available regardless of the configuration of the I/O cell. This allows for buried combinatorial or registered functions, freeing up the I/O pins for use as inputs if not needed as outputs. The basic output macrocell configurations are shown in Figure 4.

The clock/latch-enable for each individual output macrocell can be driven by one of four signals. Two of the signals are provided by the global clock pin CLKo/LE 0 ; either polarity may be chosen. The other two signals come from a product term provided for each output macrocell. Either polarity of the logic generated by the product term can be chosen. The global clock pin is also available as an input, although care must be taken when a signal acts as both clock and input to the same device.

Each individual output macrocell also has a product term for asynchronous reset and a product term for asynchronous preset. This means that any register or latch may be reset or preset without affecting any other register or latch in the device. The functionality of the flip-flops with respect to initialization is illustrated in Table 3.

Table 3. Asynchronous Reset/Preset Operation

| $\mathbf{A R}$ | $\mathbf{A P}$ | $\mathbf{C L K} /$ LE | $\mathbf{Q +}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | X | See Table 12 |
| 0 | 1 | X | 1 |
| 1 | 0 | X | 0 |
| 1 | 1 | X | 0 |

The input macrocell (Figure 5) consists of a flip-flop that can be used to provide registered or latched inputs. The flip-flop can be clocked by either polarity of one of the two global clock/latch-enable pins.
Reset or preset are not provided for these flip-flops. If combinatorial inputs are desired, this macrocell is not used, and the feedback from the I/O pin is used directly. Both the I/O pin feedback and the output of the input register or latch are always available to the switch matrix.
Possible input macrocell configurations are shown in Figure 6.

## The I/O Cell

The I/O cell (Figure 7) provides a three-state output buffer. The three-state control is provided by an individual product term for each I/O cell. Depending on the logic programmed onto this product term, the I/O pin can be configured as an output, an input, or a bidirectional pin. The feedback from the I/O pin is always available to the switch matrix, regardless of the state of the output buffer or the output macrocell.


Figure 1. MACH215 PAL Block


Figure 2. Product Term Clusters and the Logic Allocator


Figure 3. Output Macrocell


16751E-6

Figure 4. Output Macrocell Configurations


Figure 5. Input Macrocell


Figure 6. Input Macrocell Configurations


Figure 7. I/O Cell

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature
with Power Applied . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage with
Respect to Ground . . . . . . . . . . . . . -0.5 V to +7.0 V
DC Input Voltage . . . . . . . . . . . . -0.5 V to $\mathrm{Vcc}+0.5 \mathrm{~V}$
DC Output or I/O
Pin Voltage . . . . . . . . . . . . . . -0.5 V to $\mathrm{Vcc}+0.5 \mathrm{~V}$
Static Discharge Voltage 2001 V

Latchup Current
( $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ ) 200 mA
Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## OPERATING RANGES

Commercial (C) Devices
Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) Operating
in Free Air $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Supply Voltage (Vcc) with
Respect to Ground +4.75 V to +5.25 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

DC CHARACTERISTICS over COMMERCIAL operating ranges unless otherwise specified

| Parameter Symbol | Parameter Description | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vor | Output HIGH Voltage | $\begin{aligned} & \mathrm{IOH}=-3.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \end{aligned}$ | 2.4 |  |  | V |
| VoL | Output LOW Voltage | $\begin{aligned} & \text { loL }=24 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}(\text { Note } 1) \end{aligned}$ |  |  | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 2) | 2.0 |  |  | V |
| VIL | Input LOW Voltage | Guaranteed Input Logical LOW Voltage for all Inputs (Note 2) |  |  | 0.8 | V |
| IIH | Input HIGH Current | $\mathrm{V}_{\mathrm{IN}}=5.25 \mathrm{~V}, \mathrm{~V}_{\text {cc }}=\mathrm{Max}$ (Note 3) |  |  | 10 | $\mu \mathrm{A}$ |
| 1 IL | Input LOW Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max}$ (Note 3) |  |  | -100 | $\mu \mathrm{A}$ |
| lozh | Off-State Output Leakage Current HIGH | $\begin{aligned} & \text { Vout }_{\text {O }} 5.25 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Max} \\ & \mathrm{~V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}}(\text { Note 3) } \end{aligned}$ |  |  | 10 | $\mu \mathrm{A}$ |
| lozl | Off-State Output Leakage Current LOW | $\begin{aligned} & \text { VoUt = } 0 \text { V, } \mathrm{V}_{\text {CC }}=\text { Max } \\ & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{VIL}_{\text {IL }} \text { (Note 3) } \end{aligned}$ |  |  | -100 | $\mu \mathrm{A}$ |
| Isc | Output Short-Circuit Current | $\mathrm{V}_{\text {Out }}=0.5 \mathrm{~V}, \mathrm{~V}_{\text {cC }}=\mathrm{Max}$ (Note 4) | -30 |  | -160 | mA |
| Icc | Supply Current (Typical) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=25 \mathrm{MHz} \\ & \text { (Note 5) } \end{aligned}$ |  | 95 |  | mA |

## Notes:

1. Total loL for one PAL block should not exceed 128 mA .
2. These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
3. I/O pin leakage is the worst case of IIL and lozL (or IIH and lozH).
4. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. VOUT $=0.5 \mathrm{~V}$ has been chosen to avoid test problems caused by tester ground degradation.
5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.

CAPACITANCE (Note 1)

| Parameter <br> Symbol | Parameter Description | Test Conditions |  | Typ | Unit |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathbb{N}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ | $\mathrm{~V} C=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, | 6 | pF |
| Cout $_{\mathrm{C}=1 \mathrm{MHz}}$ | Output Capacitance | $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ | $\mathrm{f}=1 \mathrm{Mz}$ | 8 | pF |

SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)

| Parameter Symbol | Parameter Description |  |  |  | -12 |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tPD | Input, I/O, or Feedback to Combinatorial Output (Note 3) |  |  |  | 3 | 12 | 3 | 15 | 3 | 20 | ns |
| tsA | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  | D-type | 5 |  | 6 |  | 8 |  | ns |
|  |  |  |  | T-type | 6 |  | 7 |  | 9 |  | ns |
| tha | Register Data Hold Time Using Product Term Clock |  |  |  | 5 |  | 6 |  | 8 |  | ns |
| tcoa | Product Term Clock to Output (Note 3) |  |  |  | 4 | 14 | 4 | 18 | 4 | 22 | ns |
| twLA | Product Term, Clock Width |  |  | LOW | 8 |  | 9 |  | 12 |  | ns |
| twha |  |  |  | HIGH | 8 |  | 9 |  | 12 |  | ns |
| $f_{\text {maxa }}$ | Maximum <br> Frequency <br> Using <br> Product <br> Term <br> Clock <br> (Note 1) | External Feedb | 1/(tsA + tcoa | D-type | 52.6 |  | 41.7 |  | 33.3 |  | MHz |
|  |  | External Feedback |  | T-type | 50 |  | 40 |  | 32.2 |  | MHz |
|  |  | Internal Feedback (fcnta) |  | D-type | 58.8 |  | 45.5 |  | 35.7 |  | MHz |
|  |  |  |  | T-type | 55.6 |  | 43.5 |  | 34.5 |  | MHz |
|  |  | No Feedback | 1/(twLA + twha) |  | 62.5 |  | 55.6 |  | 41.7 |  | MHz |
| tss | Setup Time from Input, I/O, or Feedback to Global Clock |  |  | D-type | 7 |  | 10 |  | 13 |  | ns |
|  |  |  |  | T-type | 8 |  | 11 |  | 14 |  | ns |
| ths | Register Data Hold Time Using Global Clock |  |  |  | 0 |  | 0 |  | 0 |  | ns |
| tcos | Global Clock to Output (Note 3) |  |  |  | 2 | 8 | 2 | 10 | 2 | 12 | ns |
| twLs | Global Clock Width |  |  | LOW | 6 |  | 6 |  | 8 |  | ns |
| twhs |  |  |  | HIGH | 6 |  | 6 |  | 8 |  | ns |
| $f_{\text {maxs }}$ | Maximum <br> Frequency Using Global Clock (Note 1) |  | 1/(tss + tcos) | D-type | 66.7 |  | 50 |  | 40 |  | MHz |
|  |  | External Feedback |  | T-type | 62.5 |  | 47.6 |  | 38.5 |  | MHz |
|  |  | Internal Feedback (fcnts) |  | D-type | 83.3 |  | 66.6 |  | 50 |  | MHz |
|  |  |  |  | T-type | 76.9 |  | 62.5 |  | 47.6 |  | MHz |
|  |  | No Feedback | 1/(twLs + twhs) |  | 83.3 |  | 83.3 |  | 62.5 |  | MHz |
| tsLA | Setup Time from Input, I/O, or Feedback to Product Term Gate |  |  |  | 5 |  | 6 |  | 8 |  | ns |
| thla | Latch Data Hold Time Using Product Term Clock |  |  |  | 5 |  | 6 |  | 8 |  | ns |
| tgoa | Product Term Gate to Output (Note 3) |  |  |  |  | 16 |  | 19 |  | 22 | ns |
| tawa | Product Term Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 8 |  | 9 |  | 12 |  | ns |
| tsts | Setup Time from Input, I/O, or Feedback to Global Gate |  |  |  | 7 |  | 10 |  | 13 |  | ns |
| thls | Latch Data Hold Time Using Global Gate |  |  |  | 0 |  | 0 |  | 0 |  | ns |
| tgos | Gate to Output (Note 3) |  |  |  |  | 10 |  | 11 |  | 12 | ns |
| taws | Global Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 6 |  | 6 |  | 8 |  | ns |

## SWITCHING CHARACTERISTICS over COMMERCIAL operating ranges (Note 2)

 (continued)| Parameter Symbol | Parameter Description |  |  | -12 |  | -15 |  | -20 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tpdL | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch |  |  |  | 14 |  | 17 |  | 22 | ns |
| tsir | Input Register Setup Time |  |  | 2 |  | 2 |  | 2 |  | ns |
| thir | Input Register Hold Time |  |  | 2 |  | 2.5 |  | 3 |  | ns |
| tico | Input Register Clock to Combinatorial Output |  |  |  | 15 |  | 18 |  | 23 | ns |
| tics | Input Register Clock to Output Register Setup |  | D-type | 12 |  | 15 |  | 20 |  | ns |
|  |  |  | T-type | 13 |  | 16 |  | 21 |  | ns |
| twicl | Input Register Clock Width |  | LOW | 6 |  | 6 |  | 8 |  | ns |
| twich |  |  | HIGH | 6 |  | 6 |  | 8 |  | ns |
| fmaxir | Maximum Input Register Frequency ${ }^{\text {a }}$ 1/(twicl + twich) |  |  | 83.3 |  | 83.3 |  | 62.5 |  | MHz |
| tsil | Input Latch Setup Time |  |  | 2 |  | 2 |  | 2 |  | ns |
| thil | Input Latch Hold Time |  |  | 2 |  | 2.5 |  | 3 |  | ns |
| tigo | Input Latch Gate to Combinatorial Output |  |  |  | 17 |  | 20 |  | 25 | ns |
| tigol | Input Latch Gate to Output Through Transparent Output Latch |  |  |  | 19 |  | 22 |  | 27 | ns |
| tstla | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Product Term Output Latch Gate |  |  | 7 |  | 8 |  | 10 |  | ns |
| tigsa | Input Latch Gate to Output Latch Setup Using Product Term Output Latch Gate |  |  | 7 |  | 8 |  | 10 |  | ns |
| tsLls | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Global Output Latch Gate |  |  | 9 |  | 12 |  | 15 |  | ns |
| tigss | Input Latch Gate to Output Latch Setup Using Global Output Latch Gate |  |  | 13 |  | 16 |  | 21 |  | ns |
| twigL | Input Latch Gate Width LOW |  |  | 6 |  | 6 |  | 8 |  | ns |
| tPDLL | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |  |  |  | 16 |  | 19 |  | 24 | ns |
| $\mathrm{t}_{\text {AR }}$ | Asynchronous Reset to Registered or Latched Output |  |  |  | 16 |  | 20 |  | 25 | ns |
| tarw | Asynchronous Reset Width (Note 1) |  |  | 12 |  | 15 |  | 20 |  | ns |
| $\mathrm{taRR}^{\text {a }}$ | Asynchronous Reset Recovery Time (Note 1) |  |  | 8 |  | 10 |  | 15 |  | ns |
| tAP | Asynchronous Preset to Registered or Latched Output |  |  |  | 16 |  | 20 |  | 25 | ns |
| tapw | Asynchronous Preset Width (Note 1) |  |  | 12 |  | 15 |  | 20 |  | ns |
| tapr | Asynchronous Preset Recovery Time (Note 1) |  |  | 8 |  | 10 |  | 15 |  | ns |
| tea | Input, I/O, or Feedback to Output Enable (Note 3) |  |  | 2 | 12 | 2 | 15 | 2 | 20 | ns |
| ter | Input, I/O, or Feedback to Output Disable (Note 3) |  |  | 2 | 12 | 2 | 15 | 2 | 20 | ns |

## Notes:

1. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
2. See Switching Test Circuit for test conditions. Switching waveforms illustrate true clocks only. Switching waveforms can be used to illustrate both synchronous and asynchronous clock timing. For example, tss is the ts parameter for synchronous clocks and tsA is the ts parameter for asynchronous clocks.
3. Parameters measured with 16 outputs switching.

## ABSOLUTE MAXIMUM RATINGS

Storage Temperature $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Ambient Temperature
with Power Applied . . . . . . . . . . . . . $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage with
Respect to Ground -0.5 V to +7.0 V
DC Input Voltage -0.5 V to $\mathrm{V} \mathrm{cc}+0.5 \mathrm{~V}$
DC Output or
I/O Pin Voltage
............... . -0.5 V to $\mathrm{V}_{\mathrm{cc}}+0.5 \mathrm{~V}$

Static Discharge Voltage . . . . . . . . . . . . . . . . . 2001 V
Latchup Current
( $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) 200 mA

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. Programming conditions may differ.

## INDUSTRIAL OPERATING RANGES

Ambient Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) Operating in Free Air . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$

Supply Voltage (Vcc) with Respect to Ground +4.5 V to +5.5 V

Operating ranges define those limits between which the functionality of the device is guaranteed.

## DC CHARACTERISTICS over INDUSTRIAL operating ranges unless otherwise specified

| Parameter <br> Symbol | Parameter Description | Test Conditions | Min | Typ | Max |
| :---: | :--- | :--- | :--- | :--- | :---: | Unit | V |
| :---: |

## Notes:

1. Total loL for one PAL block should not exceed 128 mA .
2. These are absolute values with respect to device ground and all overshoots due to system and/or tester noise are included.
3. I/O pin leakage is the worst case of $I_{L L}$ and $l_{\text {OZL }}$ (or $I_{I H}$ and $l_{\text {OZH }}$ ).
4. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second. Vout $=0.5 \mathrm{~V}$ has been chosen to avoid test problems caused by tester ground degradation.
5. Measured with a 16-bit up/down counter pattern. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.

CAPACITANCE (Note 1)

| Parameter <br> Symbol | Parameter Description | Test Conditions | Typ | Unit |  |
| :---: | :--- | :--- | :--- | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ | $\mathrm{V} C \mathrm{C}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, <br> $\mathrm{f}=1 \mathrm{MHz}$ | 6 | pF |
| Cout | Output Capacitance | $\mathrm{V}_{\text {OUT }}=2.0 \mathrm{~V}$ |  | 8 | pF |

## SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2)

| Parameter Symbol | Parameter Description |  |  |  | -14 |  | -18 |  | -24 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tpD | Input, I/O, or Feedback to Combinatorial Output (Note 3) |  |  |  |  | 14.5 |  | 18 |  | 24 | ns |
|  | Setup Time from Input, I/O, or Feedback to Product Term Clock |  |  | D-type | 6 |  | 7.5 |  | 10 |  | ns |
|  |  |  |  | T-type | 7.5 |  | 8.5 |  | 11 |  | ns |
| $\mathrm{t}_{\mathrm{HA}}$ | Register Data Hold Time Using Product Term Clock |  |  |  | 6 |  | 7.5 |  | 10 |  | ns |
| tcoa | Product Term Clock to Output (Note 3) |  |  |  |  | 17 |  | 22 |  | 26.5 | ns |
| twLA | Product Term, Clock Width |  |  | LOW | 10 |  | 11 |  | 15 |  | ns |
| twha |  |  |  | HIGH | 10 |  | 11 |  | 15 |  | ns |
| $f_{\text {maxs }}$ | Maximum <br> Frequency <br> Using <br> Product <br> Term <br> Clock <br> (Note 1) | External Feedback | 1/(tsA + tcoa $)$ | D-type | 42 |  | 33 |  | 26.5 |  | MHz |
|  |  |  |  | T-type | 40 |  | 32 |  | 25.5 |  | MHz |
|  |  | Internal Feedback (fCNTA) |  | D-type | 47 |  | 36 |  | 28.5 |  | MHz |
|  |  |  |  | T-type | 44 |  | 34.5 |  | 27.5 |  | MHz |
|  |  | No Feedback | 1/(twLA + twha) |  | 50 |  | 44.5 |  | 33 |  | MHz |
| tss | Setup Time from Input, I/O, or Feedback to Global Clock |  |  | D-type | 8.5 |  | 12 |  | 16 |  | ns |
|  |  |  |  | T-type | 10 |  | 13.5 |  | 17 |  | ns |
| ths | Register Data Hold Time Using Global Clock |  |  |  | 0 |  | 0 |  | 0 |  | ns |
| tcos | Global Clock to Output (Note 3) |  |  |  |  | 10 |  | 12 |  | 14.5 | ns |
| twis | Global Clock Width |  |  | LOW | 7.5 |  | 7.5 |  | 10 |  | ns |
| twhs |  |  |  | HIGH | 7.5 |  | 7.5 |  | 10 |  | ns |
| $\mathrm{f}_{\text {maxs }}$ | Maximum <br> Frequency Using Global Clock (Note 1) |  | 1/(tss + tcos) | D-type | 53 |  | 40 |  | 32 |  | MHz |
|  |  | External Feedback |  | T-type | 50 |  | 38 |  | 30.5 |  | MHz |
|  |  | Internal Feedback (fonts) |  | D-type | 66.5 |  | 53 |  | 40 |  | MHz |
|  |  |  |  | T-type | 61.5 |  | 50 |  | 38 |  | MHz |
|  |  | No Feedback | 1/(twLs + twhs) |  | 66.5 |  | 66.5 |  | 50 |  | MHz |
| tsLA | Setup Time from Input, I/O, or Feedback to Product Term Gate |  |  |  | 6 |  | 7.5 |  | 10 |  | ns |
| thLA | Latch Data Hold Time Using Product Term Clock |  |  |  | 6 |  | 7.5 |  | 10 |  | ns |
| tGoa | Product Term Gate to Output (Note 3) |  |  |  |  | 19.5 |  | 23 |  | 26.5 | ns |
| tgwa | Product Term Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 10 |  | 11 |  | 14.5 |  | ns |
| tsLs | Setup Time from Input, I/O, or Feedback to Global Gate |  |  |  | 8.5 |  | 12 |  | 16 |  | ns |
| thls | Latch Data Hold Time Using Global Gate |  |  |  | 0 |  | 0 |  | 0 |  | ns |
| tgos | Gate to Output (Note 3) |  |  |  |  | 12 |  | 13.5 |  | 14.5 | ns |
| tgws | Global Gate Width LOW (for LOW transparent) or HIGH (for HIGH transparent) |  |  |  | 7.5 |  | 7.5 |  | 10 |  | ns |

## SWITCHING CHARACTERISTICS over INDUSTRIAL operating ranges (Note 2) (continued)

| Parameter Symbol | Parameter Description |  |  | -14 |  | -18 |  | -24 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Max | Min | Max | Min | Max |  |
| tpdL | Input, I/O, or Feedback to Output Through Transparent Input or Output Latch |  |  |  | 17 |  | 20.5 |  | 26.5 | ns |
| tsir | Input Register Setup Time |  |  | 2.4 |  | 2.4 |  | 2.4 |  | ns |
| thir | Input Register Hold Time |  |  | 3 |  | 3.5 |  | 4 |  | ns |
| tico | Input Register Clock to Combinatorial Output |  |  |  | 18 |  | 22 |  | 28 | ns |
| tics | Input Register Clock to Output Register Setup |  | D-type | 14.5 |  | 18 |  | 24 |  | ns |
|  |  |  | T-type | 16 |  | 19.5 |  | 25.5 |  | ns |
| twicl | Input Register Clock Width |  | LOW | 7.5 |  | 7.5 |  | 10 |  | ns |
| twich |  |  | HIGH | 7.5 |  | 7.5 |  | 10 |  | ns |
| $\mathrm{f}_{\text {MAXIR }}$ | Maximum Input Register Frequency ${ }^{\text {a }}$ 1/(twicl + twich |  |  | 66.5 |  | 66.5 |  | 50 |  | MHz |
| tsIL | Input Latch Setup Time |  |  | 2.5 |  | 2.5 |  | 2.5 |  | ns |
| thil | Input Latch Hold Time |  |  | 3 |  | 3.5 |  | 4 |  | ns |
| tigo | Input Latch Gate to Combinatorial Output |  |  |  | 20.5 |  | 24 |  | 30 | ns |
| tigol | Input Latch Gate to Output Through Transparent Output Latch |  |  |  | 23 |  | 26.5 |  | 32.5 | ns |
| tslla | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Product Term Output Latch Gate |  |  | 8.5 |  | 10 |  | 12 |  | ns |
| tIGSA | Input Latch Gate to Output Latch Setup Using Product Term Output Latch Gate |  |  | 8.5 |  | 10 |  | 12 |  | ns |
| tstus | Setup Time from Input, I/O, or Feedback Through Transparent Input Latch to Global Output Latch Gate |  |  | 11 |  | 14.5 |  | 18 |  | ns |
| tigss | Input Latch Gate to Output Latch Setup Using Global Output Latch Gate |  |  | 16 |  | 19.5 |  | 25.5 |  | ns |
| twigl | Input Latch Gate Width LOW |  |  | 7.5 |  | 7.5 |  | 10 |  | ns |
| tpdLL | Input, I/O, or Feedback to Output Through Transparent Input and Output Latches |  |  |  | 19.5 |  | 23 |  | 29 | ns |
| $\mathrm{t}_{\text {AR }}$ | Asynchronous Reset to Registered or Latched Output |  |  |  | 19.5 |  | 24 |  | 30 | ns |
| $t_{\text {ARW }}$ | Asynchronous Reset Width (Note 1) |  |  | 14.5 |  | 18 |  | 24 |  | ns |
| $\mathrm{t}_{\text {ARR }}$ | Asynchronous Reset Recovery Time (Note 1) |  |  | 10 |  | 12 |  | 18 |  | ns |
| $\mathrm{t}_{\text {AP }}$ | Asynchronous Preset to Registered or Latched Output |  |  |  | 19.5 |  | 24 |  | 30 | ns |
| tAPW | Asynchronous Preset Width (Note 1) |  |  | 14.5 |  | 18 |  | 24 |  | ns |
| tapr | Asynchronous Preset Recovery Time (Note 1) |  |  | 10 |  | 12 |  | 18 |  | ns |
| teA | Input, I/O, or Feedback to Output Enable (Note 3) |  |  |  | 14.5 |  | 18 |  | 24 | ns |
| ter | Input, I/O, or Feedback to Output Disable (Note 3) |  |  |  | 14.5 |  | 18 |  | 24 | ns |

## Notes:

1. These parameters are not $100 \%$ tested, but are evaluated at initial characterization and at any time the design is modified where frequency may be affected.
2. See Switching Test Circuit for test conditions. Switching waveforms illustrate true clocks only. Switching waveforms can be used to illustrate both synchronous and asynchronous clock timing. For example, tss is the ts parameter for synchronous clocks and tsA is the ts parameter for asynchronous clocks.
3. Parameters measured with 16 outputs switching.

## TYPICAL CURRENT VS. VOLTAGE (I-V) CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


Output, LOW


Output, HIGH


16751E-12
Input

## TYPICAL Icc CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


16751E-13
The selected "typical" pattern is a 16-bit up/down counter. This pattern is programmed in each PAL block and is capable of being loaded, enabled, and reset.
Maximum frequency shown uses internal feedback and a D-type register.

## TYPICAL THERMAL CHARACTERISTICS

Measured at $25^{\circ} \mathrm{C}$ ambient. These parameters are not tested.

| Parameter Symbol | Parameter Description |  | Typ | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | PLCC |  |
| $\theta \mathrm{jc}$ | Thermal impedance, junction to case |  | 15 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta \mathrm{ja}$ | Thermal impedance, junction to ambient |  | 40 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Өjma | Thermal impedance, junction to ambient with air flow | 200 Ifpm air | 36 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 400 Ifpm air | 33 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 600 Ifpm air | 31 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  |  | 800 lfpm air | 29 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Plastic Өjc Considerations

The data listed for plastic $\theta j c$ are for reference only and are not recommended for use in calculating junction temperatures. The heat-flow paths in plastic-encapsulated devices are complex, making the $\theta j$ je measurement relative to a specific location on the package surface. Tests indicate this measurement reference point is directly below the die-attach area on the bottom center of the package. Furthermore, $\theta$ jc tests on packages are performed in a constant-temperature bath, keeping the package surface at a constant temperature. Therefore, the measurements can only be used in a similar environment.

## SWITCHING WAVEFORMS



## Combinatorial Output




16751E-19
Registered Input (MACH 2 and 4)


## Notes:

1. $V_{T}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS



Latched Input (MACH 2 and 4)


16751E-22
Latched Input and Output
(MACH 2, 3, and 4)

## Notes:

1. $V_{T}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 2 ns-4 ns typical.

## SWITCHING WAVEFORMS



16751E-23
Input Register Clock Width (MACH 2 and 4)

Input Latch Gate Width (MACH 2 and 4)


16751E-24


16751E-26
Asynchronous Preset

Input, I/O, or
Feedback


16751E-27
Output Disable/Enable

Notes:

1. $V_{T}=1.5 \mathrm{~V}$.
2. Input pulse amplitude 0 V to 3.0 V .
3. Input rise and fall times 2 ns-4 ns typical.

## KEY TO SWITCHING WAVEFORMS

| WAVEFORM | INPUTS | OUTPUTS |
| :---: | :---: | :---: |
|  | Must be Steady | Will be Steady |
| $4 \longdiv { 9 }$ | May Change from H to L | Will be Changing from H to L |
|  | May Change from L to H | Will be Changing from L to H |
|  | Don't Care, Any Change Permitted | Changing, State Unknown |
|  | Does Not Apply | Center Line is HighImpedance "Off" State |

## SWITCHING TEST CIRCUIT



| Specification | $\mathbf{S}_{1}$ | $\mathrm{C}_{\mathrm{L}}$ | Commercial |  | Measured Output Value |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathbf{R}_{1}$ | $\mathrm{R}_{2}$ |  |
| tpd, tco | Closed | 35 pF | $300 \Omega$ | $390 \Omega$ | 1.5 V |
| tea | $\mathrm{Z} \rightarrow \mathrm{H}$ : Open <br> $\mathrm{Z} \rightarrow \mathrm{L}$ : Closed |  |  |  | 1.5 V |
| ter | $\mathrm{H} \rightarrow$ Z: Open L $\rightarrow$ Z: Closed | 5 pF |  |  | $\begin{aligned} & \mathrm{H} \rightarrow \mathrm{Z}: \mathrm{V}_{\mathrm{OH}}-0.5 \mathrm{~V} \\ & \mathrm{~L} \rightarrow \mathrm{Z}: \mathrm{VOL}_{\mathrm{OL}}+0.5 \mathrm{~V} \end{aligned}$ |

*Switching several outputs simultaneously should be avoided for accurate measurement.

## $\mathbf{f}_{\text {MAX }}$ PARAMETERS

The parameter $f_{\text {MAx }}$ is the maximum clock rate at which the device is guaranteed to operate. Because the flexibility inherent in programmable logic devices offers a choice of clocked flip-flop designs, $f_{\text {MAX }}$ is specified for three types of synchronous designs.

The first type of design is a state machine with feedback signals sent off-chip. This external feedback could go back to the device inputs, or to a second device in a multi-chip state machine. The slowest path defining the period is the sum of the clock-to-output time and the input setup time for the external signals ( $\mathrm{t}_{\mathrm{s}}+\mathrm{t}_{\mathrm{c}}$ ). The reciprocal, $f_{M A X}$, is the maximum frequency with external feedback or in conjunction with an equivalent speed device. This $f_{\text {max }}$ is designated " $\mathrm{f}_{\text {max }}$ external."

The second type of design is a single-chip state machine with internal feedback only. In this case, flip-flop inputs are defined by the device inputs and flip-flop outputs. Under these conditions, the period is limited by the internal delay from the flip-flop outputs through the internal feedback and logic to the flip-flop inputs. This $f_{\text {MAX }}$ is designated "fmax internal". A simple internal counter is a good example of this type of design; therefore, this parameter is sometimes called "fcNt."

The third type of design is a simple data path application. In this case, input data is presented to the flip-flop and clocked through; no feedback is employed. Under these conditions, the period is limited by the sum of the data setup time and the data hold time ( $\mathrm{t}+\mathrm{t}+$ ). However, a lower limit for the period of each $f_{\text {max }}$ type is the minimum clock period ( $\mathrm{twh}^{\mathrm{m}}+\mathrm{twL}$ ). Usually, this minimum clock period determines the period for the third fmax, designated "fmax no feedback."

For devices with input registers, one additional $f_{\text {MAX }}$ parameter is specified: $f_{\text {maxir. }}$. Because this involves no feedback, it is calculated the same way as $f_{\text {max }}$ no feedback. The minimum period will be limited either by the sum of the setup and hold times ( $\mathrm{tsIR}^{+} \mathrm{t}_{\text {HIR }}$ ) or the sum of the clock widths (twicl + twich). The clock widths are normally the limiting parameters, so that $f_{\text {MAXIR }}$ is specified as $1 /\left(t_{\text {wICL }}+t_{\text {wich }}\right)$. Note that if both input and output registers are use in the same path, the overall frequency will be limited by tics.

All frequencies except $f_{\text {MAX }}$ internal are calculated from other measured AC parameters. $f_{\text {max }}$ internal is measured directly.


## ENDURANCE CHARACTERISTICS

The MACH families are manufactured using our advanced Electrically Erasable process. This technology uses an EE cell to replace the fuse link used in
bipolar parts. As a result, the device can be erased and reprogrammed, a feature which allows $100 \%$ testing at the factory.

## Endurance Characteristics

| Parameter <br> Symbol | Parameter Description | Min | Units | Test Conditions |
| :---: | :--- | :---: | :---: | :--- |

## INPUT/OUTPUT EQUIVALENT SCHEMATICS



## POWER-UP RESET

The MACH devices have been designed with the capability to reset during system power-up. Following powerup, all flip-flops will be reset to LOW. The output state will depend on the logic polarity. This feature provides extra flexibility to the designer and is especially valuable in simplifying state machine initialization. A timing diagram and parameter table are shown below. Due to the synchronous operation of the power-up reset and the
wide range of ways $\mathrm{V}_{\mathrm{cc}}$ can rise to its steady state, two conditions are required to insure a valid power-up reset. These conditions are:

1. The $\mathrm{V}_{\mathrm{Cc}}$ rise must be monotonic.
2. Following reset, the clock input must not be driven from LOW to HIGH until all applicable input and feedback setup times are met.

| Parameter <br> Symbol | Parameter Descriptions | Max | Unit |
| :---: | :--- | :---: | :---: |
| tPR | Power-Up Reset Time | 10 | $\mu \mathrm{~s}$ |
| ts | Input or Feedback Setup Time | See <br> Switching <br> Characteristics |  |
| twL | Clock Width LOW |  |  |



16751E-31

## Power-Up Reset Waveform

## USING PRELOAD AND OBSERVABILITY

In order to be testable, a circuit must be both controllable and observable. To achieve this, the MACH devices incorporate register preload and observability.

In preload mode, each flip-flop in the MACH device can be loaded from the l/O pins, in order to perform functional testing of complex state machines. Register preload makes it possible to run a series of tests from a known starting state, or to load illegal states and test for proper recovery. This ability to control the MACH device's internal state can shorten test sequences, since it is easier to reach the state of interest.

The observability function makes it possible to see the internal state of the buried registers during test by overriding each register's output enable and activating the output buffer. The values stored in output and buried registers can then be observed on the I/O pins. Without this feature, a thorough functional test would be impossible for any designs with buried registers.

While the implementation of the testability features is fairly straightforward, care must be taken in certain instances to insure valid testing.

One case involves asynchronous reset and preset. If the MACH registers drive asynchronous reset or preset lines and are preloaded in such a way that reset or preset are asserted, the reset or preset may remove the preloaded data. This is illustrated in Figure 8. Care should be taken when planning functional tests, so that states that will cause unexpected resets and presets are not preloaded.

Another case to be aware of arises in testing combinatorial logic. When an output is configured as combinatorial, the observability feature forces the output into registered mode. When this happens, all product terms are forced to zero, which eliminates all combinatorial data. For a straight combinatorial output, the correct value will be restored after the preload or observe function, and there will be no problem. If the function implements a combinatorial latch, however, it relies on feedback to hold the correct value, as shown in Figure 9. As this value may change during the preload or observe operation, you cannot count on the data being correct after the operation. To insure valid testing in these cases, outputs that are combinatorial latches should not be tested immediately following a preload or observe sequence, but should first be restored to a known state.

All MACH 2 devices support both preload and observability.

Contact individual programming vendors in order to verify programmer support.


Figure 8. Preload/Reset Conflict
16751E-32


Figure 9. Combinatorial Latch

## PHYSICAL DIMENSIONS*

PL 044
44-Pin Plastic Leaded Chip Carrier (measured in inches)

*For reference only. BSC is an ANSI standard for Basic Space Centering.

This datasheet has been downloaded from: www.DatasheetCatalog.com

Datasheets for electronic components.

