# Low Cost, High Performance Voltage Feedback, 325 MHz Amplifier 

## Data Sheet

## FEATURES

Low cost single (AD8057) and dual (AD8058)
High speed
325 MHz, -3 dB bandwidth (G = +1)
$1000 \mathrm{~V} / \mu \mathrm{s}$ slew rate
Gain flatness: $\mathbf{0 . 1} \mathbf{d B}$ to $\mathbf{2 8} \mathbf{~ M H z}$

## Low noise

$7 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$
Low power
5.4 mA/amplifier typical supply current at 5 V

Low distortion
-85 dBc at $5 \mathrm{MHz}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$
Wide supply range from 3 V to 12 V
Small packaging
AD8057 is available in an 8-lead SOIC and 5-lead SOT-23
AD8058 is available in an 8-lead SOIC and an 8-lead MSOP

## APPLICATIONS

Imaging
DVD/CD
Photodiode preamp
Analog-to-digital driver
Professional cameras filters

## GENERAL DESCRIPTION

The AD8057 (single) and AD8058 (dual) are very high performance amplifiers with a very low cost. The balance between cost and performance make them ideal for many applications. The AD8057 and AD8058 reduce the need to qualify a variety of specialty amplifiers. The AD8057 and AD8058 are voltage feedback amplifiers with the bandwidth and slew rate normally found in current feedback amplifiers. The AD8057 and AD8058 are low power amplifiers having low quiescent current and a wide supply range from 3 V to 12 V . They have noise and distortion performance required for high end video systems as well as dc performance parameters rarely found in high speed amplifiers.

The AD8057 and AD8058 are available in standard SOIC packaging as well as tiny 5-lead SOT-23 (AD8057) and 8-lead MSOP (AD8058) packages. These amplifiers are available in the industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

## CONNECTION DIAGRAMS



Figure 1. RT-5 (SOT-23)


Figure 2. R-8 (SOIC)


Figure 3. $R M-8$ (MSOP) and $R-8$ (SOIC)


Figure 4. Small Signal Frequency Response

## AD8057/AD8058

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Connection Diagrams ..... 1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 5
Maximum Power Dissipation ..... 5
ESD Caution ..... 5
REVISION HISTORY
3/14—Rev. D to Rev. E
Change to Figure 48 ..... 14
9/13—Rev. C to Rev. D
Changes to Output Voltage Swing Parameter, Table 3 .....  4
Updated Outline Dimensions ..... 15
Changes to Ordering Guide ..... 16
10/10—Rev. B to Rev. C
Updated Format

$\qquad$
Universal
Change to Third-Order Intercept Parameter, Table 1
$\qquad$
Changes to Input Common-Mode Voltage Range Parameter,
Table 2 4
Changes to Figure 32 ..... 10
Changes to Figure 35 ..... 11
Changes to Figure 41 and Figure 42 ..... 12
Changes to Figure 44 and Figure 45 ..... 13
Changes to Ordering Guide ..... 16
Typical Performance Characteristics .....  6
Test Circuits ..... 12
Applications Information ..... 13
Driving Capacitive Loads ..... 13
Video Filter ..... 13
Differential Analog-to-Digital Driver ..... 14
Layout ..... 14
Outline Dimensions ..... 15
Ordering Guide ..... 15
8/03-Rev. A to Rev. B
Renumbered Figures and TPCs. ..... Universal
Changes to Ordering Guide .....  4
Change to Figure 8 ..... 12
Update Outline Dimensions ..... 14

## SPECIFICATIONS

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{R}_{\mathrm{F}}=0 \Omega$, gain $=+1$, unless otherwise noted.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} \mathrm{G} & =+1, \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p } \\ \mathrm{G} & =-1, \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{Vp}-\mathrm{p} \\ \mathrm{G} & =+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ \mathrm{G} & =+1, \mathrm{~V}_{\mathrm{o}}=0.2 \mathrm{~V} \text { p-p } \\ \mathrm{G} & =+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ \mathrm{G} & =+1, \mathrm{~V}_{\mathrm{O}}=4 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ \mathrm{G} & =+2, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 325 \\ & 95 \\ & 175 \\ & 30 \\ & 850 \\ & 1150 \\ & 30 \\ & \hline \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Total Harmonic Distortion <br> SFDR <br> Third-Order Intercept <br> Crosstalk, Output to Output Input Voltage Noise Input Current Noise Differential Gain Error <br> Differential Phase Error <br> Overload Recovery |  |  | -85 -62 -68 -35 -60 7 0.7 0.01 0.02 0.15 0.01 30 |  | dBc <br> dBc <br> dB <br> dBm <br> dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% <br> Degrees <br> Degrees <br> ns |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ $\begin{aligned} & \mathrm{V}_{\mathrm{O}}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{~V}_{\mathrm{O}}= \pm 2.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega \end{aligned}$ | $\begin{array}{r} 50 \\ 50 \end{array}$ | $\begin{aligned} & 1 \\ & 2.5 \\ & 3 \\ & 0.5 \\ & 3.0 \\ & 55 \\ & 52 \\ & \hline \end{aligned}$ | 5 <br> 2.5 <br> $\pm 0.75$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | +Input <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V}$ | $\begin{aligned} & -4.0 \\ & 48 \end{aligned}$ | $\begin{aligned} & 10 \\ & 2 \\ & 60 \end{aligned}$ | +4.0 | $\begin{aligned} & \mathrm{M} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS Output Voltage Swing Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & 30 \% \text { overshoot } \end{aligned}$ | -4.0 | $\begin{aligned} & \pm 3.9 \\ & 30 \end{aligned}$ | +4.0 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current for AD8057 <br> Quiescent Current for AD8058 <br> Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}$ to $\pm 1.5 \mathrm{~V}$ | $\pm 1.5$ $54$ | $\begin{aligned} & \pm 5.0 \\ & 6.0 \\ & 14.0 \\ & 59 \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & 7.5 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

## AD8057/AD8058

At $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=100 \Omega, \mathrm{R}_{\mathrm{F}}=0 \Omega$, gain $=+1$, unless otherwise noted.
Table 2.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Settling Time to 0.1\% | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step, } \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \text { step } \end{aligned}$ |  | $\begin{aligned} & 300 \\ & 155 \\ & 28 \\ & 700 \\ & 35 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns |
| NOISE/HARMONIC PERFORMANCE <br> Total Harmonic Distortion <br> Crosstalk, Output to Output Input Voltage Noise Input Current Noise Differential Gain Error <br> Differential Phase Error | $\begin{aligned} & \mathrm{f}_{\mathrm{c}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} p-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}, \mathrm{~V}_{\mathrm{o}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2 \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \mathrm{f}=100 \mathrm{kHz} \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, } \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \text { NTSC, G }=+2, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & -75 \\ & -54 \\ & -60 \\ & 7 \\ & 0.7 \\ & 0.05 \\ & 0.05 \\ & 0.10 \\ & 0.02 \end{aligned}$ |  | dBc <br> dBc <br> dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ <br> \% <br> \% <br> Degrees <br> Degrees |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{V}_{\mathrm{o}}= \pm 1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ to midsupply <br> $\mathrm{V}_{\mathrm{O}}= \pm 1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=150 \Omega$ to midsupply |  | $\begin{aligned} & 1 \\ & 2.5 \\ & 3 \\ & 0.5 \\ & 3.0 \\ & 55 \\ & 52 \end{aligned}$ | 5 $2.5$ $0.75$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | +Input <br> $R_{L}=1 \mathrm{k} \Omega$ $\mathrm{V}_{\mathrm{CM}}= \pm 2.5 \mathrm{~V}$ | 48 | $\begin{aligned} & 10 \\ & 2 \\ & 0.9 \text { to } 3.4 \\ & 60 \end{aligned}$ |  | $\mathrm{M} \Omega$ <br> pF <br> V <br> dB |
| OUTPUT CHARACTERISTICS Output Voltage Swing Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & 30 \% \text { overshoot } \end{aligned}$ |  | $\begin{aligned} & 0.9 \text { to } 3.8 \\ & 1.2 \text { to } 3.4 \\ & 30 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ $\mathrm{pF}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current for AD8057 <br> Quiescent Current for AD8058 <br> Power Supply Rejection Ratio |  | 3 54 | $\begin{aligned} & 5.0 \\ & 5.4 \\ & 13.5 \\ & 58 \end{aligned}$ | $\begin{aligned} & 10 \\ & 7.0 \\ & 14 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |

## ABSOLUTE MAXIMUM RATINGS

Table 3.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage (+ $\mathrm{V}_{\mathrm{s}}$ to $-\mathrm{V}_{\mathrm{s}}$ ) | 12.6 V |
| Internal Power Dissipation ${ }^{1}$ |  |
| $\quad$ SOIC Package (R) | 0.8 W |
| SOT-23-5 Package (RT) | 0.5 W |
| MSOP Package (RM) | 0.6 W |
| Input Voltage (Common Mode) | $\pm \mathrm{V}_{\mathrm{s}}$ |
| Differential Input Voltage | $\pm 4.0 \mathrm{~V}$ |
| Output Short-Circuit Duration | Observe power |
| derating curves |  |
| Storage Temperature Range (R) | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range (A Grade) | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
|  |  |
| Lead Temperature (Soldering 10sec) | $300^{\circ} \mathrm{C}$ |

${ }^{1}$ Specification is for device in free air:
8 -lead SOIC package: $\theta_{J A}=160^{\circ} \mathrm{C} / \mathrm{W}$
5-lead SOT-23-5 package: $\theta_{\mathrm{JA}}=240^{\circ} \mathrm{C} / \mathrm{W}$
8 -Lead MSOP package: $\theta_{\mathrm{JA}}=200^{\circ} \mathrm{C} / \mathrm{W}$
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum power that can be safely dissipated by the AD8057/AD8058 is limited by the associated rise in junction temperature. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period can result in device failure. Although the AD8057/AD8058 is internally short-circuit protected, this may not be sufficient to guarantee that the maximum junction temperature $\left(150^{\circ} \mathrm{C}\right)$ is not exceeded under all conditions. To ensure proper operation, it is necessary to observe the maximum power derating curves.


Figure 5. Maximum Power Dissipation vs. Ambient Temperature

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Output Swing vs. Load Resistance


Figure 7. -IsuppLy vs. Temperature


Figure 8. Positive Output Voltage Swing vs. Temperature


Figure 9. Negative Output Voltage Swing vs. Temperature


Figure 10. Vos vs. Temperature


Figure 11. Open-Loop Gain vs. Temperature


Figure 12. Input Bias Current vs. Temperature


Figure 13. PSRR vs. Temperature


Figure 14. PSRR vs. Frequency


Figure 15. Small Signal Step Response $G=+1, R_{L}=1 \mathrm{k} \Omega, V_{S}= \pm 5 \mathrm{~V}$, See Figure 41 for Test Circuit


Figure 16. Large Signal Step Response $G=+1, R L=1 \mathrm{k} \Omega, V_{s}= \pm 5.0 \mathrm{~V}$, See Figure 41 for Test Circuit


Figure 17. Small Signal Step Response $G=-1, R_{L}=1 \mathrm{k} \Omega$, See Figure 42 for Test Circuit


Figure 18. Large Signal Step Response $G=-1, R_{L}=1 \mathrm{k} \Omega$,
See Figure 42 for Test Circuit


Figure 19. Small Signal Frequency Response, $V_{\text {out }}=0.2 \mathrm{Vp}-\mathrm{p}$


Figure 20. Large Signal Frequency Response, $V_{\text {out }}=2 \mathrm{Vp}-\mathrm{p}$


Figure 21. Large Signal Frequency Response


Figure 22. 0.1 dB Flatness $G=+2$


Figure 23. Distortion vs. Frequency, $R_{L}=150 \Omega$


Figure 24. Distortion vs. Vout at $20 \mathrm{MHz}, 5 \mathrm{MHz}, R_{L}=150 \Omega, V_{S}= \pm 5.0 \mathrm{~V}$


Figure 25. Rise Time and Fall Time vs. Vout, $G=+1, R_{L}=1 \mathrm{k} \Omega, R_{F}=0 \Omega$


Figure 26. Rise Time and Fall Time vs. Vout, $G=+2, R_{L}=100 \Omega, R_{F}=402 \Omega$


Figure 27. Settling Time


Figure 28. Input Overload Recovery, $V_{s}= \pm 2.5 \mathrm{~V}$


Figure 29. Output Overload Recovery, $V_{s}= \pm 5.0 \mathrm{~V}$


Figure 30. CMRR vs. Frequency


Figure 31. Output Overload Recovery, $V_{S}= \pm 2.5 \mathrm{~V}$


Figure 32. Output Overload Recovery, $V_{S}= \pm 5.0 \mathrm{~V}$


Figure 33. Crosstalk (Output-to-Output) vs. Frequency





Figure 34. Differential Gain and Differential Phase One Back Terminated Load (150 ת) (Video Op Amps Only)


Figure 35. Open-Loop Gain and Phase vs. Frequency


Figure 36. Differential Gain and Differential Phase, $R_{L}=150 \Omega$


Figure 37. Differential Gain and Differential Phase, $R_{L}=1 \mathrm{k} \Omega$


Figure 38. Voltage Noise vs. Frequency


Figure 39. Current Noise vs. Frequency


Figure 40. Output Impedance vs. Frequency

## AD8057/AD8058

## TEST CIRCUITS



Figure 41. Test Circuit, $G=+1, R_{L}=1 \mathrm{k} \Omega$


Figure 42. Test Circuit, $G=-1, R_{L}=1 \mathrm{k} \Omega$

## APPLICATIONS INFORMATION

## DRIVING CAPACITIVE LOADS

When driving a capacitive load, most op amps exhibit overshoot in their pulse response. Figure 43 shows the relationship between the capacitive load that results in $30 \%$ overshoot and the closedloop gain of an AD8058. It can be seen that, under the gain $=+2$ condition, the device is stable with capacitive loads of up to 69 pF .
In general, to minimize peaking or to ensure device stability for larger values of capacitive loads, a small series resistor ( $\mathrm{Rs}_{\mathrm{s}}$ ) can be added between the op amp output and the load capacitor $\left(\mathrm{C}_{\mathrm{L}}\right)$ as shown in Figure 44.
For the setup shown in Figure 44, the relationship between Rs and $C_{L}$ was empirically derived and is shown in Table 4.


Figure 43. Capacitive Load Drive vs. Closed-Loop Gain


Figure 44. Capacitive Load Drive Circuit

Table 4. Recommended Value for Resistors $\mathbf{R}_{\mathrm{s}}, \mathbf{R}_{\mathrm{F}}, \mathbf{R}_{\mathrm{G}} \mathbf{v s}$. Capacitive Load, $\mathrm{C}_{\mathrm{L}}$, Which Results in 30\% Overshoot

| Gain | $\mathbf{R}_{\mathbf{F}}$ | $\mathbf{R}_{\mathbf{G}}$ | $\mathbf{C}_{\mathbf{L}}\left(\mathbf{R}_{\mathbf{s}}=\mathbf{0} \boldsymbol{\Omega}\right)$ | $\mathbf{C}_{\mathbf{L}}\left(\mathbf{R}_{\mathbf{s}}=\mathbf{2 . 4} \mathbf{\Omega}\right)$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | $100 \Omega$ |  | 11 pF | 13 pF |
| 2 | $100 \Omega$ | $100 \Omega$ | 51 pF | 69 pF |
| 3 | $100 \Omega$ | $50 \Omega$ | 104 pF | 153 pF |
| 4 | $100 \Omega$ | $33.2 \Omega$ | 186 pF | 270 pF |
| 5 | $100 \Omega$ | $25 \Omega$ | 245 pF | 500 pF |
| 10 | $100 \Omega$ | $11 \Omega$ | 870 pF | 1580 pF |



Figure 45. Typical Pulse Response with $C_{L}=65 p F$, Gain $=+2$, and $V_{S}= \pm 2.5$

## VIDEO FILTER

Some composite video signals that are derived from a digital source contain some clock feedthrough that can cause problems with downstream circuitry. This clock feedthrough is usually at 27 MHz , which is a standard clock frequency for both NTSC and PAL video systems. A filter that passes the video band and rejects frequencies at 27 MHz can be used to remove these frequencies from the video signal.

Figure 46 shows a circuit that uses an AD8057 to create a single 5 V supply, 3-pole Sallen-Key filter. This circuit uses a single RC pole in front of a standard 2-pole active section. To shift the dc operating point to midsupply, ac coupling is provided by R4, R5, and C4.


Figure 46. Low-Pass Filter for Video

Figure 47 shows a frequency sweep of this filter. The response is down 3 dB at 5.7 MHz ; therefore, it passes the video band with little attenuation. The rejection at 27 MHz is 42 dB , which provides more than a factor of 100 in suppression of the clock components at this frequency.


Figure 47. Video Filter Response

## DIFFERENTIAL ANALOG-TO-DIGITAL DRIVER

As system supply voltages are dropping, many ADCs provide differential analog inputs to increase the dynamic range of the input signal while still operating on a low supply voltage. Differential driving can also reduce second and other evenorder distortion products.
Analog Devices, Inc., offers an assortment of 12- and 14-bit high speed converters that have differential inputs and can be run from a single 5 V supply. These include the AD9220, AD9221, AD9223, AD9224, and AD9225 at 12 bits, and the AD9240, AD9241, and AD9243 at 14 bits. Although these devices can operate over a range of common-mode voltages at their analog inputs, they work best when the common-mode voltage at the input is at the midsupply or 2.5 V .
Op amp architectures that require upwards of 2 V of headroom at the output have significant problems when trying to drive such ADCs while operating with a 5 V positive supply. The low headroom output design of the AD8057 and AD8058 make them ideal for driving these types of ADCs.
The AD8058 can be used to make a dc-coupled, single-ended-to-differential driver for one of these ADCs. Figure 48 is a schematic of such a circuit for driving an AD9225, 12-bit, 25 MSPS ADC.


Figure 48. Schematic Circuit for Driving AD9225
In this circuit, one of the op amps is configured in the inverting mode whereas the other is in the noninverting mode. However, to provide better bandwidth matching, each op amp is configured for a noise gain of +2 . The inverting op amp is configured for a gain of -1 and the noninverting op amp is configured for a gain of +2 . Each of these produces a noise gain of +2 , which is determined only by the inverse of the feedback ratio. The input signal to the noninverting op amp is divided by two to normalize its level and make it equal to the inverting output.
For 0 V input, the outputs of the op amps want to be at 2.5 V , which is the midsupply level of the ADCs. This is accomplished by first taking the 2.5 V reference output of the ADC and dividing it by two by a pair of $1 \mathrm{k} \Omega$ resistors. The resulting 1.25 V is applied to the positive input of each op amp. This voltage is then multiplied by the gain of +2 of the op amps to provide a 2.5 V level at each output.
The assumption for this circuit is that the input signal is bipolar with respect to ground and the circuit must be dc-coupled thereby implying the existence of a negative supply elsewhere in the system. This circuit uses -5 V as the negative supply for the AD8058.
Tying the negative supply of the AD8058 to ground causes a problem at the input of the noninverting op amp. The input common-mode voltage can only go to within 1 V of the negative rail. Because this circuit requires that the positive inputs operate with a 1.25 V bias, there is not enough room to swing this voltage in the negative direction. The inverting stage does not have this problem because its common-mode input voltage remains fixed at 1.25 V . If dc coupling is not required, various ac coupling techniques can be used to eliminate this problem.

## LAYOUT

The AD8057 and AD8058 are high speed op amps for use in a board layout that follows standard high speed design rules. Make all signal traces as short and direct as possible. In particular, keep the parasitic capacitance on the inverting input of each device to a minimum to avoid excessive peaking and other undesirable performance. Bypass the power supplies very close to the power pins of the package with a $0.1 \mu \mathrm{~F}$ capacitor in parallel with a larger (approximately $10 \mu \mathrm{~F}$ ) tantalum capacitor. Connect these capacitors to a ground plane that either is on an inner layer or fills the area of the board that is not used for other signals.

## OUTLINE DIMENSIONS

 Figure 49. 8-Lead Mini Small Outline Package [MSOP] (RM-8)
Dimensions shown in millimeters


COMPLIANT TO JEDEC STANDARDS MS-012-AA
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE OLI
\#̈

Figure 50. 8-Lead Standard Small Outline Package [SOIC_N] Narrow Body (R-8)
Dimensions shown in millimeters and (inches)


COMPLIANT TO JEDEC STANDARDS MO-178-AA
蒿
Figure 51. 5-Lead Small Outline Transistor Package [SOT-23]
(RJ-5)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Notes | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD8057AR |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8057AR-REEL |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13 " Tape and Reel | R-8 |  |
| AD8057AR-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7"Tape and Reel | R-8 |  |
| AD8057ARZ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8057ARZ-REEL |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13"Tape and Reel | R-8 |  |
| AD8057ARZ-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7"Tape and Reel | R-8 |  |
| AD8057ACHIPS |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Die | Waffle Pak |  |
| AD8057ART-R2 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RJ-5 | H7A |
| AD8057ART-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RJ-5 | H7A |
| AD8057ARTZ-R2 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RJ-5 | H08 |
| AD8057ARTZ-REEL |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RJ-5 | H08 |
| AD8057ARTZ-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RJ-5 | H08 |
| AD8057AR-EBZ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N Evaluation Board |  |  |
| AD8057ART-EBZ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 Evaluation Board |  |  |
| AD8058AR |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8058AR-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7"Tape and Reel | R-8 |  |
| AD8058ARZ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N | R-8 |  |
| AD8058ARZ-REEL |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 13"Tape and Reel | R-8 |  |
| AD8058ARZ-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N, 7"Tape and Reel | R-8 |  |
| AD8058ACHIPS |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Die | Waffle Pak |  |
| AD8058ARM |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H8A |
| AD8058ARM-REEL7 |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H8A |
| AD8058ARMZ-REEL7 | 2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H8A |
| AD8058ARMZ | 2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H8A |
| AD8058ARMZ-REEL | 2 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP | RM-8 | H8A |
| AD8058AR-EBZ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC_N Evaluation Board |  |  |
| AD8058ARM-EBZ |  | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead MSOP Evaluation Board |  |  |

[^0]
# Mouser Electronics 

Authorized Distributor

Click to View Pricing, Inventory, Delivery \& Lifecycle Information:

Analog Devices Inc.:
AD8058ARM-EBZ AD8057ART-EBZ AD8058AR-EBZ


[^0]:    ${ }^{1} Z=$ RoHS Compliant Part.
    ${ }^{2}$ Bottom mark has \# sign before date code.

